IBM25PPC440GP IBM Microelectronics, IBM25PPC440GP Datasheet - Page 65

no-image

IBM25PPC440GP

Manufacturer Part Number
IBM25PPC440GP
Description
PowerPC 440GP Embedded Processor
Manufacturer
IBM Microelectronics
Datasheet
PowerPC 440GP Embedded Processor Data Sheet
I/O Timing—DDR SDRAM T
Notes:
1. T
2. Clock speed for the values in the table is 133MHz.
3. The time values in the table include 1/4 of a cycle at 133MHz (7.5ns x 0.25 = 1.875 ns).
4. To obtain adjusted T
DDR SDRAM Read Operation
The following examples of timing for DDR SDRAM read operations are based on the relationship between the
incoming data and the PLB clock signal. Since the PLB clock cannot be directly observed, the delay of
MemClkOut(0) relative to the PLB clock (T
The internal Read Clock signal, like MemClkOut0, is derived from the PLB clock and can be delayed relative
to the PLB clock by programming the RDCT and RDCD fields in the SDRAM0_TR1 register. The delay can
be programmed from 0 to 1/2 cycle in steps using RDCT. Setting RDCD results in a 1/2 cycle delay plus the
value set in RDCT. The delay of Read Clock relative to the PLB clock (T
programmable Read Clock delay is set to zero.
DDR SDRAM MemClkOut0 and Read Clock Delay
5/13/04
MemData00:07, DM0
MemData08:15, DM1
MemData16:23, DM2
MemData24:31, DM3
MemData32:39, DM4
MemData40:47, DM5
MemData48:55, DM6
MemData56:63, DM7
ECC0:7, DM8
add 1/4 of the cycle time for the lower clock frequency (e.g., T
SD
and T
Signal Names
HD
are measured under worst case conditions.
SD
and T
MemClkOut0(0)
HD
Read Clock
values for lower clock frequencies, subtract 1.875 ns from the values in the table and
Reference Signal
PLB Clk
SD
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
and T
MD
) is provided.
HD
T
T
T
T
MD
MD
RD
RD
T
T
min =
RD
max =
min =
max =
MD
2600ps
0ps
850ps
300ps
SD
- 1.875 + 0.25T
T
SD
1.375
1.375
1.375
1.375
1.375
1.375
1.375
1.375
1.375
(ns)
RD
CYC
) shown below assumes the
).
T
HD
1.375
1.375
1.375
1.375
1.375
1.375
1.375
1.375
1.375
Page 65 of 72
(ns)

Related parts for IBM25PPC440GP