28F640W30 NUMONYX [Numonyx B.V], 28F640W30 Datasheet - Page 82

no-image

28F640W30

Manufacturer Part Number
28F640W30
Description
Numonyx Wireless Flash Memory (W30)
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet
14.4
14.5
Datasheet
82
CE# = V
CE# = V
OE#
Synchronous Array Read
Synchronous Non-Array Read
All Asynchronous Read and all Write
IH
IL
In either case, if WAIT is deasserted, then data is ready and valid. WAIT is asserted
during asynchronous page mode reads.
WAIT Signal Function
The WAIT signal indicates data valid when the flash device is operating in synchronous
mode (RCR[15]=0), and when addressing a partition that is currently in read-array
mode. The WAIT signal is deasserted only when data is valid on the bus.
From a system perspective, the WAIT signal is in the asserted state (based on
RCR[10]) when the flash device is operating in synchronous non-read-array mode
(such as Read ID, Read Query, or Read Status), or if the flash device is operating in
asynchronous mode (RCR[15]=1). In these cases, the system software must ignore
(mask) the WAIT signal, because WAIT does not convey any useful information about
the validity of what is appearing on the data bus.
Data Hold (RCR[9])
The Data Output Configuration (DOC) bit (RCR[9]) determines whether a data word
remains valid on the data bus for one or two clock cycles. The minimum data set-up
time on the processor, and the flash memory clock-to-data output delay, determine
whether one or two clocks are needed.
The setting of this configuration bit depends on the system and CPU characteristics. For
clarification, see
setting.
To set the flash device at 1-clock data hold for subsequent reads, the following
condition must be satisfied:
As an example, use a clock frequency of 54 MHz and a clock period of 25 ns. Assume
the data output hold time is one clock. Apply this data to the formula above for the
subsequent reads:
• When the flash device is operating in synchronous non-read-array mode, such as
• When the flash device is operating in asynchronous page mode or asynchronous
• A DOC set at 1-clock data hold corresponds to a 1-clock data cycle.
• A DOC set at 2-clock data hold corresponds to a 2-clock data cycle.
read status, read ID, or read query, WAIT is set to an asserted state, as determined
by RCR[10]. See
Operation Waveform” on page
single word read mode, WAIT is set to an asserted state, as determined by
RCR[10]. See
Figure 8, “Asynchronous Read Operation Waveform” on page
CONDITION
t
CHQV (ns) +
Figure
Figure 10, “Page-Mode Read Operation Waveform” on page
Figure 14, “WAIT Signal in Synchronous Non-Read Array
41. The following is a method for determining this configuration
t
DATA
(ns)
37.
Tri-State
Active
No-Effect
Active
Asserted
Asserted
One CLK Period (ns)
Numonyx™ Wireless Flash Memory (W30)
Numonyx™ Wireless Flash Memory (W30)
WAIT
31.
Order Number: 290702-13
November 2007
33, and

Related parts for 28F640W30