C8051F962-A-GM Silicon Labs, C8051F962-A-GM Datasheet - Page 11

no-image

C8051F962-A-GM

Manufacturer Part Number
C8051F962-A-GM
Description
8-bit Microcontrollers - MCU 128KB, DC-DC, AES DQFN76
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F962-A-GM

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
128 KB
Data Ram Size
8448 B
On-chip Adc
Yes
Operating Supply Voltage
2.5 V to 3.3 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
DQFN-76
Mounting Style
SMD/SMT
Number Of Programmable I/os
57
Number Of Timers
4
C8051F96x
List of Figures
Figure 1.1. C8051F960 Block Diagram ................................................................... 24
Figure 1.2. C8051F961 Block Diagram ................................................................... 24
Figure 1.3. C8051F962 Block Diagram ................................................................... 25
Figure 1.4. C8051F963 Block Diagram ................................................................... 25
Figure 1.5. C8051F964 Block Diagram ................................................................... 26
Figure 1.6. C8051F965 Block Diagram ................................................................... 26
Figure 1.7. C8051F966 Block Diagram ................................................................... 27
Figure 1.8. C8051F967 Block Diagram ................................................................... 27
Figure 1.9. C8051F968 Block Diagram ................................................................... 28
Figure 1.10. C8051F969 Block Diagram ................................................................. 28
Figure 1.11. Port I/O Functional Block Diagram ...................................................... 30
Figure 1.12. PCA Block Diagram ............................................................................. 31
Figure 1.13. ADC0 Functional Block Diagram ......................................................... 32
Figure 1.14. ADC0 Multiplexer Block Diagram ........................................................ 33
Figure 1.15. Comparator 0 Functional Block Diagram ............................................ 34
Figure 1.16. Comparator 1 Functional Block Diagram ............................................ 34
Figure 3.1. DQFN-76 Pinout Diagram (Top View) ................................................... 43
Figure 3.2. QFN-40 Pinout Diagram (Top View) ..................................................... 44
Figure 3.3. TQFP-80 Pinout Diagram (Top View) ................................................... 45
Figure 3.4. DQFN-76 Package Drawing .................................................................. 46
Figure 3.5. DQFN-76 Land Pattern ......................................................................... 47
Figure 3.6. Recomended Inner Via Placement ........................................................ 49
Figure 3.7. Typical QFN-40 Package Drawing ........................................................ 50
Figure 3.8. QFN-40 Landing Diagram ..................................................................... 51
Figure 3.9. TQFP-80 Package Drawing .................................................................. 52
Figure 3.10. TQFP80 Landing Diagram .................................................................. 54
Figure 4.1. Frequency Sensitivity (External CMOS Clock, 25°C) ............................ 64
Figure 4.2. Typical VOH Curves, 1.8–3.6 V ............................................................ 66
Figure 4.3. Typical VOL Curves, 1.8–3.6 V ............................................................. 67
Figure 5.1. ADC0 Functional Block Diagram ........................................................... 78
Figure 5.2. 10-Bit ADC Track and Conversion Example Timing (BURSTEN = 0) ... 81
Figure 5.3. Burst Mode Tracking Example with Repeat Count Set to 4 .................. 82
Figure 5.4. ADC0 Equivalent Input Circuits ............................................................. 83
Figure 5.5. ADC Window Compare Example: Right-Justified Single-Ended Data .. 94
Figure 5.6. ADC Window Compare Example: Left-Justified Single-Ended Data ..... 94
Figure 5.7. ADC0 Multiplexer Block Diagram .......................................................... 95
Figure 5.8. Temperature Sensor Transfer Function ................................................ 97
Figure 5.9. Temperature Sensor Error with 1-Point Calibration (V
= 1.68 V) .... 98
REF
Figure 5.10. Voltage Reference Functional Block Diagram ................................... 100
Figure 7.1. Comparator 0 Functional Block Diagram ............................................ 105
Figure 7.2. Comparator 1 Functional Block Diagram ............................................ 106
Figure 7.3. Comparator Hysteresis Plot ................................................................ 107
Figure 7.4. CPn Multiplexer Block Diagram ........................................................... 112
Rev. 0.5
11

Related parts for C8051F962-A-GM