HD6417727F100C Renesas Electronics America, HD6417727F100C Datasheet - Page 494

IC SUPERH MPU ROMLESS 240QFP

HD6417727F100C

Manufacturer Part Number
HD6417727F100C
Description
IC SUPERH MPU ROMLESS 240QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F100C

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F100C
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 14 Direct Memory Access Controller (DMAC)
CMCNT0 Count Timing
One of four peripheral clocks (Pφ/4, Pφ/8, Pφ/16, Pφ/64) which are divided from the clock (Pφ)
can be selected with the CKS1 and CKS0 bits in CMCSR0. Figure 14.28 shows the timing.
Peripheral clock
(Pφ)
CMT clock
CMCNT0 input
clock
CMCNT0
N+1
N-1
N
Figure 14.28 Count Timing
14.4.4
Compare-Match
Compare-Match Flag Set Timing
When the CMCOR0 register and the CMCNT0 counter match, a compare-match signal is
generated and the CMF bit in the CMCSR0 register is set to 1. The compare-match signal is
generated upon the final state of the match (timing at which the CMCNT0 counter value is
updated). Consequently, after the CMCOR0 register and the CMCNT0 counter match, a compare-
match signal will not be generated until a CMCNT0 counter input clock occurs. Figure 14.29
shows a timing of the CMF bit setting.
Rev.6.00 Mar. 27, 2009 Page 436 of 1036
REJ09B0254-0600

Related parts for HD6417727F100C