CYNSE10512A-133FGC Cypress Semiconductor Corp, CYNSE10512A-133FGC Datasheet - Page 125

no-image

CYNSE10512A-133FGC

Manufacturer Part Number
CYNSE10512A-133FGC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CYNSE10512A-133FGC

Operating Supply Voltage (typ)
1.2V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant
Document #: 38-02110 Rev. *B
6.8
Table 6-16 shows the idle cycle requirements between operations. The operations in the second column represent operations
already performed, and the operations in the first row are those we would like to perform next.
Example calculations:
Table 6-16. Required Idle Cycles Between Commands
Notes:
15. When the register being read is SSR/SRR and it matches the target location of the previous search, a READ operation cannot be issued for 2+TLSZ idle cycles
16. In Non-Enhanced Mode there is no idle cycle requirement. In Enhanced Mode, an SRR is updated on a SEARCH miss and is used as the address for the
17. The SRAM operation needs to insert idle cycles to avoid SADR bus contention with previous SEARCH.
18. In non-Enhanced Mode, a WRITE operation updates the NFA register used for LEARN operation. Must wait for 1+TLSZ cycles before issuing LEARN to avoid
19. If the Learn is issued 2+TLSZ after the corresponding Search that updated the SRR, the Learn will be issued before the Search result or the updated FULL
1. Read after Write: The Write takes two cycles, and one idle cycle is required. Thus if the Write is issued in cycle 1, the Read
2. Learn from SRR after Search x288, with TLSZ=10 (binary): The Search takes two cycles, and (2+TLSZ) idle cycles are
x72/x144 = 1 Cycle
x72/x144 = 1 Cycle
cannot be issued until cycle 4. Note, all cycles after an SRAM Read or an NSE Read (blocking) operation are considered
blocked until the ACK signal is returned.
required. Thus if the Search is issued in cycle 1, the Learn cannot be issued until cycle 7.
x288 = 2 Cycles
x576 = 4 Cycles
x288 = 2 Cycles
x576 = 4 Cycles
to avoid reading the old value. Otherwise there is no idle cycle requirement.
LEARN. Must wait for 2+TLSZ cycles after the last Search, before issuing a subsequent Learn that uses the same SRR as the last Search.
learning with the old NFA value.
signal is returned. If the Search resulted in a hit, the Learn will be suppressed. If there was a miss, but the device is already full, the Learn will also be suppressed.
# of Cycles
2 Cycles
2 Cycles
1 Cycle
1 Cycle
Timing Sequences for Back-to-Back Operations
SADR[M:0]
CMD[10:2]
CMD[1:0]
CLK2X
PHS_L
ALE_L
CMDV
WE_L
OE_L
CE_L
ACK
SSV
SSF
TLSZ = 10 (binary), HLAT = XXX, LRAM = 1 (binary), LDEV = 1 (binary)
M = 25 for CYNSE10512A, 24 for CYNSE10256A, 23 for CYNSE10128A
DQ
SRAM WRITE
OPERATION
SRAM READ
Figure 6-69. SRAM Write Through Device #30 in Bank of 31 Devices
SEARCH
LEARN
WRITE
READ
1
1
1
z
0
0
0
Address
CONFIDENTIAL
cycle
Write
1
A B
5+TLSZ+HLAT 5+TLSZ+HLAT 5+TLSZ+HLAT 5+TLSZ+HLAT 5+TLSZ+HLAT
01
SEARCH
No Wait
cycle
2
5
1
1
1
x
cycle
3
x
cycle
4
2+TLSZ
No Wait /
READ
cycle
5
5
1
1
1
[15]
cycle
6
cycle
7
No Wait
WRITE
cycle
5
1
1
1
8
cycle
1
9
z
z
z
z
cycle
1 / 1+TLSZ
2+TLSZ
10
No Wait /
LEARN
CYNSE10512A
CYNSE10256A
CYNSE10128A
5
1
1
0
1
1
1
[16,19]
[18]
Page 125 of 145
2+TLSZ
TLSZ /
SRAM
5
1
1
1
[17]

Related parts for CYNSE10512A-133FGC