CYNSE10512A-133FGC Cypress Semiconductor Corp, CYNSE10512A-133FGC Datasheet - Page 34

no-image

CYNSE10512A-133FGC

Manufacturer Part Number
CYNSE10512A-133FGC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CYNSE10512A-133FGC

Operating Supply Voltage (typ)
1.2V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant
Document #: 38-02110 Rev. *B
5.4.11
Table 5-15 describes the Parity Control Register fields. This register is only active when the device is in the Enhanced mode.
Table 5-15. Parity Control Register Description
BMULTI
INDEX
MULTI
BERR
Field
ERR
ADR
71
Parity Control Register (PARITY)
(decimal)
[50, M:32]
[18, N:0]
Range
[27:19]
[71:51]
[28]
[29]
[30]
[31]
63
Initial Value
(binary)
0
0
0
0
0
0
55
Index. This field contains the highest priority parity error index. When a parity error is
detected, the global priority encoder selects the highest priority parity error out of the entire
Core.
Note that if another Parity operation is performed, this field is updated based upon that
operation.
N = 17 for CYNSE10512A, 16 for CYNSE10256A (bit [17] is reserved), 15 for CYNSE10128A
(bits [17:16] are reserved). Bit[18] is used to indicate whether a mask (=1) or data (=0) entry
contained the error.
Reserved.
Multi DQ Parity Error Status Bit. This field is set to 1 when multiple errors were detected
during a bus transfer. It is also set to 1 when new parity error occurs and BERR is set. This
bit can only be cleared by a user Write.
DQ Parity Error Status Bit. This bit is set when a parity error is detected during a data
transfer across the DQ bus. This bit can only be cleared by a user Write.
Multi-Parity Error Status Bit. This bit is set when more than one parity error in the Core is
detected during the Parity operation. It also updates when a new parity error occurs and ERR
is set. This bit can only be cleared by a user Write.
Parity Error Status Bit. This bit is set when any parity error in the Core is detected during
the Parity operation. This bit can only be cleared by a user Write.
Current Address. After a parity check, the address in this field is incremented and is ready
for the next address to check for parity. When the Parity operation finishes and an error is
detected, assuming no intervening new Parity operations, this field will point to the next entry
address to be checked. Bit[50] selects between mask (=1) or data (=0) array. As the address
is incremented, this bit is treated as the LSB and toggles before Bit[34]. Bit[33:32] are always
0 because Read Parity operation checks 4 adjacent 72-bit entries. M = 49 for CYNSE10512A,
48 for CYNSE10256A (bit [49] is reserved), 47 for CYNSE10128A (bits [49:48] are reserved).
Reserved.
CONFIDENTIAL
47
Figure 5-18. Parity Control Register
ADR
39
N = 16 for CYNSE10256A
31
Description
23
15
N = 17 for CYNSE10512A
N = 15 for CYNSE10128A
INDEX
CYNSE10512A
CYNSE10256A
CYNSE10128A
7
Page 34 of 145
0

Related parts for CYNSE10512A-133FGC