PEF 20550 H V2.1 Infineon Technologies, PEF 20550 H V2.1 Datasheet - Page 48

no-image

PEF 20550 H V2.1

Manufacturer Part Number
PEF 20550 H V2.1
Description
IC INTERFACE CTRLR PCM MQFP80
Manufacturer
Infineon Technologies
Series
ELIC®r
Datasheet

Specifications of PEF 20550 H V2.1

Function
Line Card Controller
Interface
ISDN, PCM
Number Of Circuits
1
Voltage - Supply
5V
Current - Supply
15mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
80-SQFP
Includes
Change Detection, Power-Up Reset Generation
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power (watts)
-
Other names
PEF20550HV2.1XT
PEF20550HV21XP
SP000007794
SP000007795
Table 6
Boundary Scan Sequence (cont’d)
Boundary
Scan Number
TDI
64
65
66
67
68
69
70
Code
000
001
010
011
111
Others
63
2.2.5.2 TAP-Controller
The Test Access Port (TAP) controller implements the state machine defined in the
JTAG-standard: IEEE Std. 1149.1. Transitions on the pin TMS cause the TAP-controller
to perform a state change. Following the standard definition five instructions are
executable.
Table 7
TAP-Controller Instructions
EXTEST is used to examine the board interconnections.
When the TAP-controller is in the state "update DR", all output pins are updated with the
falling edge of TCK. When it has entered state "capture DR" the levels of all input pins
are latched with the rising edge of TCK. The in/out shifting of the scan vectors is typically
done using the instruction SAMPLE/PRELOAD.
Semiconductor Group
Pin Number Pin Name
64
65
66
67
68
69
70
71
Instruction
EXTEST
INTEST
SAMPLE/PRELOAD
IDCODE
BYPASS
TSC1
TxD1
TSC2
TxD2
TSC3
TxD3
PDC
PFS
48
Type
O
O
O
O
O
O
I
I
Function
External testing
Internal testing
Snap-shot testing
Reading ID-code
Bypass operation
Bypass operation
Number of
Scan Cells
2
2
2
2
2
2
1
1
Functional Description
Default
Value
00
00
00
00
00
00
0
0
PEB 20550
PEF 20550
01.96

Related parts for PEF 20550 H V2.1