mcf5407 Freescale Semiconductor, Inc, mcf5407 Datasheet - Page 216

no-image

mcf5407

Manufacturer Part Number
mcf5407
Description
Mcf5407 Coldfire Integrated Microprocessor User
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mcf5407AI162
Manufacturer:
FREESCALE
Quantity:
201
Part Number:
mcf5407AI162
Manufacturer:
FREESCAL
Quantity:
132
Part Number:
mcf5407AI162
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5407AI162
Manufacturer:
ALTERA
0
Part Number:
mcf5407AI220
Manufacturer:
freescaie
Quantity:
6
Part Number:
mcf5407AI220
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mcf5407AI220
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
mcf5407AI220
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5407AI220
Manufacturer:
NXP
Quantity:
25
Part Number:
mcf5407CAI162
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Features
The following is a list of the key SIM features:
6-2
• Module base address register (MBAR)
• Phase-locked loop (PLL) clock control register (PLLCR) for CPU STOP instruction
• Interrupt controller
• Chip select module
• System protection and reset status
• Pin assignment register (PAR) configures the parallel port. See Section 6.2.9, “Pin
• Bus arbitration
— Base address location of all internal peripherals and SIM resources
— Address space masking to internal peripherals and SIM resources
— Control for turning off clocks to core and interrupt levels that turn clocks back on
Chapter 7, “Phase-Locked Loop (PLL).”
— Programmable interrupt level (1–7) for internal peripheral interrupts
— Programmable priority level (0–3) within each interrupt level
— Four external interrupts; one set to interrupt level 7; three others programmable
See Chapter 9, “Interrupt Controller.”
— Eight independent, user-programmable chip-select signals (CS[7:0]) that can
— Address masking for 64-Kbyte to 4-Gbyte memory block sizes
— Programmable wait states and port sizes
— External master access to chip selects
See Chapter 10, “Chip-Select Module.”
— Reset status indicating the cause of last reset
— Software watchdog timer with programmable secondary bus monitor
See Section 6.2.4, “Software Watchdog Timer.”
Assignment Register (PAR).”
— Default bus master park register (MPARK) controls internal and external bus
— Supports several arbitration algorithms
See Section 6.2.10, “Bus Arbitration Control.”
to two interrupt levels
interface with SRAM, PROM, EPROM, EEPROM, Flash, and peripherals
arbitration and enables display of internal accesses on the external bus for
debugging
MCF5407 User’s Manual

Related parts for mcf5407