LM3S6611-IQC20-A0T ETC2 [List of Unclassifed Manufacturers], LM3S6611-IQC20-A0T Datasheet - Page 435

no-image

LM3S6611-IQC20-A0T

Manufacturer Part Number
LM3S6611-IQC20-A0T
Description
Microcontroller
Manufacturer
ETC2 [List of Unclassifed Manufacturers]
Datasheet
October 09, 2007
SSI
System Control &
Clocks
UART
Function
VDD25
VDDA
VDDA
WAKE
SSI0Clk
SSI0Fss
SSI0Rx
SSI0Tx
SSI1Clk
SSI1Fss
SSI1Rx
SSI1Tx
CMOD0
CMOD1
OSC0
OSC1
RST
TRST
XOSC0
XOSC1
U0Rx
U0Tx
U1Rx
U1Tx
U2Rx
U2Tx
Pin Name
Number
Pin
88
98
50
28
29
30
31
72
73
74
75
65
76
48
49
64
89
52
53
26
27
12
13
19
18
3
Preliminary
Pin Type
I/O
I/O
I/O
I/O
I/O
I/O
O
O
O
O
O
O
O
-
-
-
I
I
I
I
I
I
I
I
I
I
Analog
Analog
Analog
Analog
Buffer
Power
Power
Power
Type
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
TTL
OD
Positive supply for most of the logic function,
including the processor core and most peripherals.
The positive supply (3.3 V) for the analog circuits
(ADC, Analog Comparators, etc.). These are
separated from VDD to minimize the electrical noise
contained on VDD from affecting the analog
functions.
The positive supply (3.3 V) for the analog circuits
(ADC, Analog Comparators, etc.). These are
separated from VDD to minimize the electrical noise
contained on VDD from affecting the analog
functions.
An external input that brings the processor out of
hibernate mode when asserted.
SSI module 0 clock
SSI module 0 frame
SSI module 0 receive
SSI module 0 transmit
SSI module 1 clock
SSI module 1 frame
SSI module 1 receive
SSI module 1 transmit
CPU Mode bit 0. Input must be set to logic 0
(grounded); other encodings reserved.
CPU Mode bit 1. Input must be set to logic 0
(grounded); other encodings reserved.
Main oscillator crystal input or an external clock
reference input.
Main oscillator crystal output.
System reset input.
JTAG TRSTn
Hibernation Module oscillator crystal input or an
external clock reference input. Note that this is
either a 4.19-MHz crystal or a 32.768-kHz oscillator
for the Hibernation Module RTC. See the CLKSEL
bit in the HIBCTL register.
Hibernation Module oscillator crystal output.
UART module 0 receive. When in IrDA mode, this
signal has IrDA modulation.
UART module 0 transmit. When in IrDA mode, this
signal has IrDA modulation.
UART module 1 receive. When in IrDA mode, this
signal has IrDA modulation.
UART module 1 transmit. When in IrDA mode, this
signal has IrDA modulation.
UART 2 Receive. When in IrDA mode, this signal
has IrDA modulation.
UART 2 Transmit. When in IrDA mode, this signal
has IrDA modulation.
Description
LM3S6611 Microcontroller
435

Related parts for LM3S6611-IQC20-A0T