C8051F326DK Silicon Laboratories Inc, C8051F326DK Datasheet - Page 89

KIT DEV FOR C8051F326/7

C8051F326DK

Manufacturer Part Number
C8051F326DK
Description
KIT DEV FOR C8051F326/7
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheets

Specifications of C8051F326DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F326/F327
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F326
Silicon Family Name
C8051F32x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
Silicon Laboratories C8051F326, C8051F327
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1306
Bit7:
Bit6:
Bit5:
Bits4–3: PHYTST1-0: Physical Layer Test
Bit2:
Bit1:
Bit0:
PREN
R/W
Bit7
USB Register Definition 12.1. USB0XCN: USB0 Transceiver Control
PREN: Internal Pullup Resistor Enable
The location of the pullup resistor (D+ or D-) is determined by the SPEED bit.
0: Internal pullup resistor disabled (device effectively detached from the USB network).
1: Internal pullup resistor enabled when VBUS is present (device attached to the USB net-
work).
PHYEN: Physical Layer Enable
This bit enables/disables the USB0 physical layer transceiver.
0: Transceiver disabled (suspend).
1: Transceiver enabled (normal).
SPEED: USB0 Speed Select
This bit selects the USB0 speed.
0: USB0 operates as a Low Speed device. If enabled, the internal pullup resistor appears on
the D- line.
1: USB0 operates as a Full Speed device. If enabled, the internal pullup resistor appears on
the D+ line.
These bits can be used to test the USB0 transceiver.
DFREC: Differential Receiver
The state of this bit indicates the current differential value present on the D+ and D- lines
when PHYEN = ‘1’.
0: Differential ‘0’ signaling on the bus.
1: Differential ‘1’ signaling on the bus.
Dp: D+ Signal Status
This bit indicates the current logic level of the D+ pin.
0: D+ signal currently at logic 0.
1: D+ signal currently at logic 1.
Dn: D- Signal Status
This bit indicates the current logic level of the D- pin.
0: D- signal currently at logic 0.
1: D- signal currently at logic 1.
PHYTST[1:0]
PHYEN
R/W
Bit6
00b
01b
10b
11b
SPEED
R/W
Bit5
Mode 0: Normal (non-test mode)
Mode 1: Differential ‘1’ Forced
Mode 2: Differential ‘0’ Forced
Mode 3: Single-Ended ‘0’ Forced
PHYTST1 PHYTST0 DFREC
R/W
Bit4
Mode
Rev. 1.1
R/W
Bit3
Bit2
R
Dp
Bit1
D+
R
X
1
0
0
C8051F326/7
D–
X
0
1
0
Bit0
Dn
R
SFR Address:
00000000
Reset Value
0xD7
89

Related parts for C8051F326DK