MCF5282CVM66 Freescale, MCF5282CVM66 Datasheet - Page 319

MCF5282CVM66

Manufacturer Part Number
MCF5282CVM66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5282CVM66

Cpu Family
MCF528x
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Interface Type
CAN/I2C/QSPI/UART
Total Internal Ram Size
64KB
# I/os (max)
150
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
3.3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
MA-BGA
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM66
Manufacturer:
FREESCAL
Quantity:
152
Part Number:
MCF5282CVM66
Manufacturer:
FREESCALE
Quantity:
1 002
Part Number:
MCF5282CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5282CVM66
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
MCF5282CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
17.4.2
When an event occurs that sets a bit in EIR, an interrupt occurs if the corresponding bit in the interrupt
mask register (EIMR) is also set. Writing a 1 to an EIR bit clears it; writing 0 has no effect. This register
is cleared upon hardware reset.
These interrupts can be divided into operational interrupts, transceiver/network error interrupts, and
internal error interrupts. Interrupts which may occur in normal operation are GRA, TXF, TXB, RXF, RXB,
and MII. Interrupts resulting from errors/problems detected in the network or transceiver are HBERR,
BABR, BABT, LC, and RL. Interrupts resulting from internal errors are HBERR and UN.
Some of the error interrupts are independently counted in the MIB block counters:
Software may choose to mask off these interrupts because these errors are visible to network management
via the MIB counters.
Freescale Semiconductor
IPSBAR
Offset:
Reset
Reset
W w1c
W
R
R
HBERR - IEEE_T_SQE
BABR - RMON_R_OVERSIZE (good CRC), RMON_R_JAB (bad CRC)
BABT - RMON_T_OVERSIZE (good CRC), RMON_T_JAB (bad CRC)
LATE_COL - IEEE_T_LCOL
COL_RETRY_LIM - IEEE_T_EXCOL
XFIFO_UN - IEEE_T_MACERR
0x1004
IPSBAR Offset
ERR
HB
31
15
0
0
0
Ethernet Interrupt Event Register (EIR)
0x12DC
0x12E0
BABR BABT GRA
w1c
30
14
0
0
0
w1c
29
13
0
0
0
Flow control pause frames received (IEEE_R_FDXFC)
Octet count for frames received without error (IEEE_R_OCTETS_OK)
Figure 17-2. Ethernet Interrupt Event Register (EIR)
Table 17-4. MIB Counters Memory Map (continued)
w1c
28
12
0
0
0
TXF
w1c
27
11
0
0
0
TXB
w1c
26
10
0
0
0
RXF
w1c
25
0
0
0
9
RXB
w1c
24
0
0
0
8
Register
w1c
MII
23
0
0
0
7
ERR
w1c
EB
22
0
0
0
6
w1c
LC
21
0
0
0
5
w1c
RL
20
0
0
0
4
Fast Ethernet Controller (FEC)
w1c
UN
19
0
0
3
0
Access: User read/write
18
0
0
2
0
0
17
0
0
0
0
1
16
17-9
0
0
0
0
0

Related parts for MCF5282CVM66