EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 409

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Altera Corporation
June 2006
Notes to
(1)
(2)
(3)
(4)
(5)
EP1S10
EP1S20
EP1S25
EP1S30
EP1S40
EP1S60
EP1S80
Table 3–3. DQS & DQ Bus Mode Support
Device
For V
Handbook, Volume 2 or the Stratix GX Handbook, Volume 2.
These packages have six groups in I/O banks 3 and 4 and six groups in I/O banks 7 and 8.
These packages have eight groups in I/O banks 3 and 4 and eight groups in I/O banks 7 and 8.
This package has nine groups in I/O banks 3 and 4 and nine groups in I/O banks 7 and 8.
These packages have three groups in I/O banks 3 and 4 and four groups in I/O banks 7 and 8.
Table
REF
guidelines, see the Selectable I/O Standards in Stratix & Stratix GX Devices chapter of the Stratix Device
672-pin BGA
672-pin FineLine BGA
484-pin FineLine BGA
780-pin FineLine BGA
484-pin FineLine BGA
672-pin BGA
672-pin FineLine BGA
780-pin FineLine BGA
672-pin BGA
672-pin FineLine BGA
780-pin FineLine BGA
1,020-pin FineLine BGA
956-pin BGA
780-pin FineLine BGA
1,020-pin FineLine BGA
956-pin BGA
1,020-pin FineLine BGA
1,508-pin FineLine BGA
956-pin BGA
1,020-pin FineLine BGA
1,508-pin FineLine BGA
956-pin BGA
1,508-pin FineLine BGA
1,923-pin FineLine BGA
3–3:
bottom side of the device are dedicated DQS pins. The DQS2T, DQS7T,
DQS2B, and DQS7B pins are dedicated DQS pins for ×32 mode, and each
group consists of one DQS and 32 DQ pins.
Package
®
Note (1)
External Memory Interfaces in Stratix & Stratix GX Devices
Number of ×8
Groups
12
16
18
16
16
20
20
20
20
20
20
(2)
(3)
(4)
(3)
(3)
Stratix Device Handbook, Volume 2
Number of ×16
Groups
7
7
7
0
0
8
8
8
8
8
8
(5)
(5)
(5)
Number of ×32
Groups
0
4
4
4
4
4
4
4
4
4
4
3–13

Related parts for EP1S10F484I6