EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 601

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Figure 7–13. Implementation of the Polyphase Interpolation Filter (I=4)
Notes to
(1)
(2)
(3)
Altera Corporation
September 2004
Clock input
(1x clock)
The 1
The 4 clock feeds the input registers for the filter coefficients and other optional registers in the DSP block. See
Note
To increase the DSP block performance, include the pipeline, and output registers. See
Figure
(3).
clock feeds the input data shiftin register chain.
7–13:
PLL
Implementing High Performance DSP Functions in Stratix & Stratix GX Devices
1x clock
4x clock
Filter coefficients
RAM / ROM 0
RAM / ROM 2
RAM / ROM 1
Data input
h(3)
h(2)
h(0)
h(1)
x(n)
x x
D
D
D
D
D
D
D
D
Q
Q
Q
Q
Q
Q
Q
Q
Stratix Device Handbook, Volume 2
Notes
(1), (2),
Note (1)
Figure 7–3
DSP block
(3)
Note (2)
for the details.
Filter output
y(n)
7–23

Related parts for EP1S10F484I6