EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 713

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Altera Corporation
July 2005
input_data_rate
inclock_data_alignment
rx_data_align
registered_data_align_input
common_rx_tx_pll
output_data_rate
inclock_data_alignment
outclock_alignment
Table 10–11. New altlvds Parameters for Stratix LVDS Receiver
Table 10–12. New altlvds Parameters for Stratix LVDS Transmitter (Part 1 of 2)
Parameter
Parameter
f
(2)
(3)
(2)
channel as an output clock to an I/O pin, not just dedicated clock output
pins. This solution offers better versatility to address various applications
that require more complex clocking schemes.
For more information on differential I/O support, data realignment, and
the transmitter clock output in Stratix and Stratix GX devices, see the
High-Speed Differential I/O Interfaces in Stratix Devices chapter.
altlvds Megafunction
To take full advantage of the high-speed differential I/O standards
available in Stratix and Stratix GX devices, you should update each
instance of the altlvds megafunction in APEX II, APEX 20KE, and
APEX 20KC designs. In the MegaWizard Plug-In Manager, choose the
altlvds megafunction, select Stratix or Stratix GX as the target device
family, update the megafunction, and recompile your design.
The altlvds megafunction supports new Stratix and Stratix GX
parameters that are not available for APEX II, APEX 20KE, and
APEX 20KC devices.
parameters for the LVDS receiver and LVDS transmitter, respectively.
Specifies the data rate in Mbps. This parameter replaces the
multiplication factor W.
Indicates the alignment of
Drives the data alignment port of the fast PLL and enables byte
realignment circuitry.
Registers the
rx_outclock
Indicates the fast PLL can be shared between receiver and transmitter
applications.
Specifies the data rate in Mbps. This parameter replaces the
multiplication factor W.
Indicates the alignment of
Specifies the alignment of
Transitioning APEX Designs to Stratix & Stratix GX Devices
Tables 10–11
rx_data_align
.
Note (1)
rx_inclk
tx_inclk
tx_outclock
and
Function
Function
10–12
Stratix Device Handbook, Volume 2
input port to be clocked by
and
and
describe the new
Note (1)
rx_in
tx_in
and
tx_out
data.
data.
data.
10–29

Related parts for EP1S10F484I6