PIC18F2431-I/SP Microchip Technology Inc., PIC18F2431-I/SP Datasheet - Page 148

no-image

PIC18F2431-I/SP

Manufacturer Part Number
PIC18F2431-I/SP
Description
Microcontroller; 16 KB Flash; 768 RAM; 256 EEPROM; 24 I/O; 28-Pin-SPDIP
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F2431-I/SP

A/d Inputs
5-Channel, 10-Bit
Cpu Speed
10 MIPS
Eeprom Memory
256 Bytes
Input Output
24
Interface
I2C/SPI/USART
Memory Type
Flash
Number Of Bits
8
Package Type
28-pin SPDIP
Programmable Memory
16K Bytes
Ram Size
768 Bytes
Speed
40 MHz
Timers
1-8-bit, 3-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2431-I/SP
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
PIC18F2431-I/SP
Quantity:
5
PIC18F2331/2431/4331/4431
FIGURE 14-1:
14.1
Timer5 combines two 8-bit registers to function as a 16-
bit timer. The TMR5L register is the actual low byte of
the timer; it can be read and written to directly. The high
byte is contained in an unmapped register; it is read
and written to through TMR5H, which serves as a
buffer. Each register increments from 00h to FFh.
A second register pair, PR5H and PR5L, serves as a
period register; it sets the maximum count for the
TMR5 register pair. When TMR5 reaches the value of
PR5, the timer rolls over to 00h and sets the TMR5IF
interrupt flag. A simplified block diagram of the Timer5
module is shown in Figure 2-1.
DS39616B-page 146
Note:
T5CKI
T5PS1:T5PS0
T5SYNC
TMR5ON
Special Event
Trigger Input
from IC1
Timer5 Reset
(external)
Set TMR5IF
Special Event
Trigger Output
TMR5CS
Timer5 Operation
The TIMER5 may be used as a general
purpose timer and as the time base
resource to the Motion Feedback module
(Input Capture or Quadrature Encoder
Interface).
TIMER5 BLOCK DIAGRAM (16-BIT READ/WRITE MODE SHOWN)
Noise
Filter
1
0
Internal
Clock
F
OSC
/4
Reset
Special
Logic
1
0
Event
Logic
Timer5 Reset
Prescaler
1, 2, 4, 8
Preliminary
2
TMR5
PR5
TMR5L
PR5L
Timer5 supports three configurations:
• 16-bit Synchronous Timer
• 16-bit Synchronous Counter
• 16-bit Asynchronous Counter
In Synchronous Timer configuration, the timer is
clocked by the internal device clock. The optional
Timer5 prescaler divides the input by 2, 4, 8, or not at
all (1:1). The TMR5 register pair increments on Q1.
Clearing TMR5CS (= 0) selects the internal device
clock as the timer sampling clock.
In Synchronous Counter configuration, the timer is
clocked by the external clock (T5CKI) with the optional
prescaler. The external T5CKI is selected by setting the
TMR5CS bit (TMR5CS = 1); the internal clock is
selected by clearing TMR5CS. The external clock is
synchronized to the internal clock by clearing the
T5SYNC bit. The input on T5CKI is sampled on every
Q2 and Q4 of the internal clock. The low to rise
transition is decoded on three adjacent samples and
Sleep Input
Synchronize
Comparator
detect
16
16
High Byte
TMR5H
PR5H
TMR5
8
1
0
8
 2003 Microchip Technology Inc.
Write TMR5L
Read TMR5L
8
8
8
8
Timer5
On/Off
Internal Data Bus

Related parts for PIC18F2431-I/SP