PIC18F2431-I/SP Microchip Technology Inc., PIC18F2431-I/SP Datasheet - Page 197

no-image

PIC18F2431-I/SP

Manufacturer Part Number
PIC18F2431-I/SP
Description
Microcontroller; 16 KB Flash; 768 RAM; 256 EEPROM; 24 I/O; 28-Pin-SPDIP
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F2431-I/SP

A/d Inputs
5-Channel, 10-Bit
Cpu Speed
10 MIPS
Eeprom Memory
256 Bytes
Input Output
24
Interface
I2C/SPI/USART
Memory Type
Flash
Number Of Bits
8
Package Type
28-pin SPDIP
Programmable Memory
16K Bytes
Ram Size
768 Bytes
Speed
40 MHz
Timers
1-8-bit, 3-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2431-I/SP
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
PIC18F2431-I/SP
Quantity:
5
17.6
PWM duty cycle is defined by PDCx (PDCxL and
PDCxH) registers. There are a total of 4 PWM Duty
Cycle registers for 4 pairs of PWM channels. The Duty
Cycle registers have 14-bit resolution by combining
6 LSbs of PDCxH with the 8 bits of PDCxL. PDCx is a
double-buffered register used to set the counting
period for the PWM time base.
17.6.1
There are four 14-bit special function registers used to
specify duty cycle values for the PWM module:
• PDC0 (PDC0L and PDC0H)
• PDC1 (PDC1L and PDC1H)
• PDC2 (PDC2L and PDC2H)
• PDC3 (PDC3L and PDC3H)
FIGURE 17-11:
 2003 Microchip Technology Inc.
PTMR<11:0>
PDCn<13:0>
Note 1: This value is decoded from the Q-Clocks:
PWM Duty Cycle
PWM DUTY CYCLE REGISTERS
00 = duty cycle match occurs on Q1
01 = duty cycle match occurs on Q2
10 = duty cycle match occurs on Q3
11 = duty cycle match occurs on Q4
DUTY CYCLE COMPARISON
UNUSED
UNUSED
PTMRH<7:0>
PDCnH<7:0>
PTMRH<3:0>
PIC18F2331/2431/4331/4431
PDCnH<5:0>
Preliminary
COMPARATOR
The value in each Duty Cycle register determines the
amount of time that the PWM output is in the active
state. The upper 12 bits of PDCn hold the actual duty
cycle value from PTMRH/L<11:0>, while the lower 2
bits control which internal Q-clock the duty cycle match
occurs. This 2-bit value is decoded from the Q-clocks
as shown in Figure 17-11 (when the prescaler is 1:1
(PTCKPS = 00)).
In Edge-aligned mode, the PWM period starts at Q1
and ends when the Duty Cycle register matches the
PTMR register as follows. The duty cycle match is con-
sidered when the upper 12 bits of the PDC is equal to
the PTMR and the lower 2 bits are equal to Q1, Q2, Q3
or Q4, depending on the lower two bits of the PDC
(when the prescaler is 1:1, or PTCKPS = 00)
Each compare unit has logic that allows override of the
PWM signals. This logic also ensures that the PWM
signals will complement each other (with dead time
insertion) in Complementary mode (see Section 17.7
“Dead Time Generators”).
Note:
PTMRL<7:0>
PTMRL<7:0>
When prescaler is not 1:1 (PTCKPS
~00), the duty cycle match occurs at Q1
clock of the instruction cycle when the
PTMR and PDC match occurs.
PDCnL<7:0>
PDCnL<7:0>
DS39616B-page 195
Q-CLOCKS
<1:0>
.
(1)

Related parts for PIC18F2431-I/SP