HD6417709SF100B Renesas Electronics America, HD6417709SF100B Datasheet - Page 20

no-image

HD6417709SF100B

Manufacturer Part Number
HD6417709SF100B
Description
MCU 32-Bit SuperH RISC ROMLess 1.7V/3.3V 208-Pin LQFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD6417709SF100B

Package
208LQFP
Family Name
SuperH
Maximum Speed
100 MHz
Operating Supply Voltage
1.7|3.3 V
Data Bus Width
32 Bit
Program Memory Type
ROMLess
Number Of Programmable I/os
96
Interface Type
IrDA/SCI/SCIF/UDI
On-chip Adc
8-chx10-bit
On-chip Dac
2-chx8-bit
Operating Temperature
-20 to 75 °C
Number Of Timers
3

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417709SF100B
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417709SF100BV
Manufacturer:
HITACHI
Quantity:
12 388
Part Number:
HD6417709SF100BV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
3.4
3.5
3.6
3.7
Section 4 Exception Handling
4.1
4.2
4.3
4.4
4.5
4.6
Section 5 Cache
5.1
Rev. 5.00, 09/03, page xviii of xliv
MMU Functions ................................................................................................................ 69
3.4.1
3.4.2
3.4.3
3.4.4
MMU Exceptions .............................................................................................................. 74
3.5.1
3.5.2
3.5.3
3.5.4
3.5.5
Configuration of Memory-Mapped TLB........................................................................... 80
3.6.1
3.6.2
3.6.3
Usage Note ........................................................................................................................ 83
Overview ........................................................................................................................... 85
4.1.1
4.1.2
Exception Handling Function............................................................................................ 85
4.2.1
4.2.2
4.2.3
4.2.4
4.2.5
4.2.6
Register Descriptions......................................................................................................... 92
Exception Handling Operation .......................................................................................... 93
4.4.1
4.4.2
4.4.3
Individual Exception Operations ....................................................................................... 94
4.5.1
4.5.2
4.5.3
Cautions............................................................................................................................. 100
Overview ........................................................................................................................... 103
5.1.1
MMU Hardware Management ............................................................................. 69
MMU Software Management............................................................................... 69
MMU Instruction (LDTLB) ................................................................................. 70
Avoiding Synonym Problems............................................................................... 72
TLB Miss Exception ............................................................................................ 74
TLB Protection Violation Exception.................................................................... 75
TLB Invalid Exception......................................................................................... 76
Initial Page Write Exception ................................................................................ 77
Processing Flow in Event of MMU Exception (Same Processing Flow
for Address Error) ................................................................................................ 79
Address Array ...................................................................................................... 80
Data Array ............................................................................................................ 81
Usage Examples ................................................................................................... 83
Features ................................................................................................................ 85
Register Configuration ......................................................................................... 85
Exception Handling Flow..................................................................................... 85
Exception Vector Addresses................................................................................. 86
Acceptance of Exceptions .................................................................................... 88
Exception Codes................................................................................................... 90
Exception Request Masks .................................................................................... 91
Returning from Exception Handling .................................................................... 91
Reset..................................................................................................................... 93
Interrupts .............................................................................................................. 93
General Exceptions............................................................................................... 94
Resets ................................................................................................................... 94
General Exceptions............................................................................................... 95
Interrupts .............................................................................................................. 99
Features ................................................................................................................ 103
.................................................................................................................... 103
.......................................................................................... 85

Related parts for HD6417709SF100B