am79c960 Advanced Micro Devices, am79c960 Datasheet - Page 64

no-image

am79c960

Manufacturer Part Number
am79c960
Description
Pcnettm-isa Single-chip Ethernet Controller
Manufacturer
Advanced Micro Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
am79c960AKC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
am79c960KC
Manufacturer:
AMD
Quantity:
5 510
Part Number:
am79c960KC
Manufacturer:
AMD
Quantity:
1 000
Part Number:
am79c960KC
Manufacturer:
AMD
Quantity:
1 000
Part Number:
am79c960KC
Manufacturer:
AMD
Quantity:
1 000
Part Number:
am79c960KC
Manufacturer:
AMD
Quantity:
1 000
Part Number:
am79c960KC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
am79c960KC/W
Manufacturer:
AMD
Quantity:
2 792
CSR12: Physical Address Register, PADR[15:0]
Bit
15-0 PADR[15:0]
CSR13: Physical Address Register, PADR[31:16]
Bit
15-0 PADR[31:16]
CSR14: Physical Address Register, PADR[47:32]
Bit
15-0 PADR[47:32]
CSR15: Mode Register
Bit
1-406
AMD
Name
Name
Name
Name
Read/write accessible only when
STOP bit is set.
Physical
PADR[15:0]. Undefined until in-
itialized either automatically by
loading the initialization block or
directly by an I/O write to this
register. The PADR bits are
transmitted PADR[0] first and
PADR[47] last.
Read/write accessible only when
STOP bit is set.
Physical
PADR[31:16]. Undefined until in-
itialized either automatically by
loading the initialization block or
directly by an I/O write to this
register. The PADR bits are
transmitted PADR[0] first and
PADR[47] last.
Read/write accessible only when
STOP bit is set.
Physical
PADR[47:32]. Undefined until in-
itialized either automatically by
loading the initialization block or
directly by an I/O write to this
register. The PADR bits are
transmitted PADR[0] first and
PADR[47] last.
Read/write accessible only when
STOP bit is set.
This register’s fields are loaded
during the PCnet-ISA controller
initialization routine with the cor-
responding Initialization Block
values. The register can also be
loaded directly by an I/O write.
Activating the RESET pin clears
all bits of CSR15 to zero.
Description
Description
Description
Description
Address
Address
Address
P R E L I M I N A R Y
Register,
Register,
Register,
Am79C960
15
14
13
12
11
10
9
MENDECL
LRT/TSEL
DLNKTST
DRCVBC
DRCVPA
PROM
DAPC
Promiscuous Mode.
When PROM = “1”, all incoming
receive frames are accepted.
Read/write accessible only when
STOP bit is set.
DisableReceive Broadcast
set, disables the PCnet-ISA con-
troller from responding to broad-
cast messages. Used for proto-
cols that do not support broad-
cast addressing, except as a
function of multicast. DRCVBC is
cleared by activation of the
RESET pin (broadcast mes-
sages will be received).
Read/write accessible only when
STOP bit is set.
Disable Receive Physical Ad-
dress. When set, the physical
address detection (Station or
node ID) of the PCnet-ISA con-
troller will be disabled. Frames
addressed to the nodes individ-
ual physical address will not be
recognized (although the frame
may be accepted by the EADI
mechanism).
Read/write accessible only when
STOP bit is set.
Disable
DLNKTST = “1”, monitoring of
Link Pulses is disabled. When
DLNKTST = “0”, monitoring of
Link Pulses is enabled. This bit
only has meaning when the
10BASE-T network interface is
selected.
Read/write accessible only when
STOP bit is set.
Disable Automatic Polarity Cor-
rection. When DAPC = “1”, the
10BASE-T receive polarity rever-
sal
Likewise, when DAPC = “0”, the
polarity reversal algorithm is en-
abled.
This bit only has meaning when
the 10BASE-T network interface
is selected.
Read/write accessible only when
STOP bit is set.
MENDEC Loopback Mode. See
the description of the LOOP bit in
CSR15.
Read/write accessible only when
STOP bit is set.
Low Receive Threshold (T-MAU
Mode only)
algorithm
Link
Status.
is
disabled.
When
.
When

Related parts for am79c960