LPC2929FBD144,551 NXP Semiconductors, LPC2929FBD144,551 Datasheet - Page 52

IC ARM9 MCU FLASH 768K 144LQFP

LPC2929FBD144,551

Manufacturer Part Number
LPC2929FBD144,551
Description
IC ARM9 MCU FLASH 768K 144LQFP
Manufacturer
NXP Semiconductors
Series
LPC2900r
Datasheet

Specifications of LPC2929FBD144,551

Program Memory Type
FLASH
Program Memory Size
768KB (768K x 8)
Package / Case
144-LQFP
Core Processor
ARM9
Core Size
32-Bit
Speed
125MHz
Connectivity
CAN, EBI/EMI, I²C, LIN, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
104
Eeprom Size
16K x 8
Ram Size
56K x 8
Voltage - Supply (vcc/vdd)
1.71 V ~ 3.6 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC29
Core
ARM968E-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
56 KB
Interface Type
CAN/UART/USB
Maximum Clock Frequency
125 MHz
Number Of Programmable I/os
104
Number Of Timers
6
Operating Supply Voltage
1.8 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, MCB2929, MCB2929U, MCB2929UME
Development Tools By Supplier
OM11026, OM11038
Minimum Operating Temperature
- 40 C
On-chip Adc
3 (8-ch x 10-bit)
Package
144LQFP
Device Core
ARM968E-S
Family Name
LPC2900
Maximum Speed
125 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-4786 - EXT BOARD MOTOR CONTROL LPC2900
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4695
935287118551
LPC2929FBD144-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2929FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2926_27_29
Product data sheet
Configuration of the CGU0:
choice can be made from the primary and secondary clock generators according to
Figure
Any output generator (except for BASE_SAFE_CLK and BASE_PCR_CLK) can be
connected to either a fractional divider (FDIV[0:6]) or to one of the outputs of the PLL or to
LP_OSC/crystal oscillator directly. BASE_SAFE_CLK and BASE_PCR_CLK can use only
LP_OSC as source.
The fractional dividers can be connected to one of the outputs of the PLL or directly to
LP_OSC/crystal Oscillator.
The PLL is connected to the crystal oscillator.
In this way every output generating the base clocks can be configured to get the required
clock. Multiple output generators can be connected to the same primary or secondary
clock source, and multiple secondary clock sources can be connected to the same PLL
output or primary clock source.
Invalid selections/programming - connecting the PLL to an FDIV or to one of the PLL
outputs itself for example - will be blocked by hardware. The control register will not be
written, the previous value will be kept, although all other fields will be written with new
data. This prevents clocks being blocked by incorrect programming.
Default Clock Sources:
connected to LP_OSC at reset. In this way the device runs at a low frequency after reset.
It is recommended to switch BASE_SYS_CLK to a high-frequency clock generator as one
of the first steps in the boot code after verifying that the high-frequency clock generator is
running.
Clock Activity Detection:
and values of ‘CLK_SEL’ that would select those clocks are masked and not written to the
control registers. This is accomplished by adding a clock detector to every clock
Fig 13. Structure of the clock generation scheme
13.
OSCILLATOR
EXTERNAL
All information provided in this document is subject to legal disclaimers.
LP_OSC
Rev. 5 — 28 September 2010
Every secondary clock generator or output generator is
Clocks that are inactive are automatically regarded as invalid,
For every output generator generating the base clocks a
ARM9 microcontroller with CAN, LIN, and USB
PLL
clkout
clkout120
clkout240
LPC2926/2927/2929
CONTROL
OUTPUT
outputs
clock
© NXP B.V. 2010. All rights reserved.
FDIV0:6
002aad834
52 of 95

Related parts for LPC2929FBD144,551