ATTINY44-15MZ Atmel, ATTINY44-15MZ Datasheet - Page 104

MCU AVR 4K FLASH 15MHZ 20-QFN

ATTINY44-15MZ

Manufacturer Part Number
ATTINY44-15MZ
Description
MCU AVR 4K FLASH 15MHZ 20-QFN
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheet

Specifications of ATTINY44-15MZ

Package / Case
20-QFN Exposed Pad
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 125°C
Speed
16MHz
Number Of I /o
12
Eeprom Size
256 x 8
Core Processor
AVR
Program Memory Type
FLASH
Ram Size
256 x 8
Program Memory Size
4KB (4K x 8)
Data Converters
A/D 8x10b
Oscillator Type
Internal
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Connectivity
USI
Core Size
8-Bit
Processor Series
ATTINY4x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
SPI, UART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
12
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY44-15MZ
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
ATTINY44-15MZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
14.9.3
104
Atmel ATtiny24/44/84 [Preliminary]
Fast PWM Mode
The timing diagram for the CTC mode is shown in
(TCNT1) increases until a compare match occurs with either OCR1A or ICR1, and then coun-
ter (TCNT1) is cleared.
Figure 14-6. CTC Mode, Timing Diagram
An interrupt can be generated each time the counter value reaches the top value by either
using the OCF1A or ICF1 flag according to the register used to define the top value. If the
interrupt is enabled, the interrupt handler routine can be used for updating the top value. How-
ever, changing the top to a value close to bottom when the counter is running with no or a low
prescaler value must be done with care because the CTC mode does not have the double
buffering feature. If the new value written to OCR1A or ICR1 is lower than the current value of
TCNT1, the counter will miss the compare match. The counter will then have to count to its
maximum value (0xFFFF) and wrap around starting at 0x0000 before the compare match can
occur. In many cases this feature is not desirable. An alternative will then be to use the fast
PWM mode, using OCR1A for defining top (WGM13:0 = 15) because OCR1A then will be dou-
ble buffered.
For generating a waveform output in CTC mode, the OC1A output can be set to toggle its log-
ical level on each compare match by setting the compare output mode bits to toggle mode
(COM1A1:0 = 1). The OC1A value will not be visible on the port pin unless the data direction
for the pin is set to output (DDR_OC1A = 1). The waveform generated will have a maximum
frequency of
defined by the following equation:
The variable N represents the prescaler factor (1, 8, 64, 256, or 1024).
As for the normal mode of operation, the TOV1 flag is set on the same timer clock cycle on
which the counter counts from max to 0x0000.
The fast pulse width modulation, or fast PWM, mode (WGM13:0 = 5, 6, 7, 14, or 15) provides
a high-frequency PWM waveform generation option. The fast PWM differs from the other
PWM options by its single-slope operation. The counter counts from bottom to top then
restarts from bottom.
f
OCnA
TCNTn
OCnA
(Toggle)
Period
=
------------------------------------------------------- -
2
1
N
A
= f
f
clk_I/O
1
clk_I/O
+
1
OCRnA
/2 when OCR1A is set to zero (0x0000). The waveform frequency is
2
3
Figure 14-6 on page
4
104. The counter value
OCnA Interrupt Flag Set
or ICFn Interrupt Flag Set
(Interrupt on TOP)
(COMnA1:0 = 1)
7701E–AVR–02/11

Related parts for ATTINY44-15MZ