HD6417727BP100BV Renesas Electronics America, HD6417727BP100BV Datasheet - Page 464

IC SUPERH MPU ROMLESS 240BGA

HD6417727BP100BV

Manufacturer Part Number
HD6417727BP100BV
Description
IC SUPERH MPU ROMLESS 240BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727BP100BV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Section 14 Direct Memory Access Controller (DMAC)
(1) Direct address transfer mode
Rev.6.00 Mar. 27, 2009 Page 406 of 1036
REJ09B0254-0600
DMA transfer requires two bus cycles because data is read from the transfer source in a data
read cycle and written to the transfer destination in a data write cycle. At this time, transfer
data is temporarily stored in the DMAC. In the transfer between external memories as shown
in figure 14.5, data is read from one external memory to the DMAC in a data read cycle, and
then that data is written to the other external memory in a write cycle. Figures 14.6 to 14.8
show examples of this operation timing
Data is read from the transfer source module using the SAR value as
the address, and the read data is stored in the DMAC temporarily.
The value stored in the DMAC is written to the transfer destination
module using the DAR value as the address.
Data buffer
Data buffer
DMAC
DMAC
SAR
DAR
SAR
DAR
Figure 14.5 Operation in Direct Address Mode
Second bus cycle
First bus cycle
Transfer destination
Transfer destination
Transfer source
Transfer source
Memory
Memory
module
module
module
module

Related parts for HD6417727BP100BV