EP2AGX95EF29C4N Altera, EP2AGX95EF29C4N Datasheet - Page 415

no-image

EP2AGX95EF29C4N

Manufacturer Part Number
EP2AGX95EF29C4N
Description
IC ARRIA II GX FPGA 95K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX95EF29C4N

Number Of Logic Elements/cells
89178
Number Of Labs/clbs
3747
Total Ram Bits
6679
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
93674
# I/os (max)
372
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
93674
Ram Bits
7025459.2
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX95EF29C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX95EF29C4N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX95EF29C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Chapter 1: Transceiver Architecture in Arria II Devices
Receiver Channel Datapath
Figure 1–30. 10-Bit Deserializer Bit Order
December 2010 Altera Corporation
Low-Speed Parallel Clock
High-Speed Serial Clock
dataout
datain
Deserializer
The deserializer block latches the serial input data from the receiver input buffer with
the high-speed serial recovery clock, deserializes it using the low-speed parallel
recovery clock, and drives the deserialized data to the receiver PCS channel.
The deserializer supports 8-, 10-, 16-, and 20-bit deserialization factors.
shows the deserializer operation with a 10-bit deserialization factor.
Figure 1–29. 10-Bit Deserializer Operation
Figure 1–30
data output of the deserializer block with a 10-bit deserialization factor. The serial
stream (10'b0101111100) is deserialized to a value 10'h17C. The serial data is assumed
to have received the LSB first.
0
0
1
shows the serial bit order of the deserializer block input and the parallel
rx_datain from the input buffer
1
High-Speed Serial Recovery
Low-Speed Parallel Recovery
1
Clock from CDR
Clock from CDR
1
1
0
1
0
1
1
D7
D6
D5
D4
D3
D2
D1
D0
0
0
0101111100
0
Arria II Device Handbook Volume 2: Transceivers
0
D7
D6
D5
D4
D3
D2
D1
D0
0
1
0
1
10
Figure 1–29
1010000011
1–29

Related parts for EP2AGX95EF29C4N