TMPM370FYDFG Toshiba, TMPM370FYDFG Datasheet - Page 87

no-image

TMPM370FYDFG

Manufacturer Part Number
TMPM370FYDFG
Description
Microcontrollers (MCU) MCU w/ ARM Cortex-M3 256K FLASH, 10K RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMPM370FYDFG

Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
256K
Rom Type
Flash
Ram (kbytes)
10K
Number Of Pins
100
Package
QFP(14x20)
Vcc
5V
Cpu Mhz
80
Ssp (ch) Spi
-
I2c/sio (ch)
-
Uart/sio (ch)
4
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
27
16-bit Timer / Counter
8
Motor / Igbt Control
Vector Engine
Real Time Clock
-
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
-
Hardware Cec Controller
-
Comparators
4
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM370FYDFG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
0xE000_ED18
0xE000_ED1C
0xE000_ED20
exception.
7.6.2.20
bits for assigning a priority.
Fault and Usage Fault. The System Handler Priority Registers for all other exceptions have the identical
fields. Unused bits return “0” when read, and writing to unused bits has no effect.
System Handler Priority Registers have eight bits per each exception.
The following shows the addresses of the System Handler Priority Registers corresponding to each
The number of bits to be used for assigning a priority varies with each product. This product uses three
The following shows the fields of the System Handler Priority Registers for Memory Management, Bus
bit Symbol
Read/Write
After reset
Function
bit Symbol
Read/Write
After reset
Function
bit Symbol
Read/Write
After reset
Function
bit Symbol
Read/Write
After reset
Function
31
System Handler Priority Registers
(SysTick)
(SVCall)
PRI_15
PRI_11
PRI_7
Priority of Memory Management
15
23
31
7
Priority of Usage Fault
Priority of Bus Fault
24
Reserved
PRI_4
PRI_5
PRI_6
PRI_7
23
R/W
R/W
R/W
R/W
14
22
30
6
0
0
0
0
(Usage Fault)
(PendSV)
TMPM370 7-49
PRI_10
PRI_14
PRI_6
13
21
29
5
16
12
20
28
4
15
(Bus Fault)
PRI_13
PRI_5
PRI_9
19
27
11
3
“0” is read.
“0” is read.
“0” is read.
“0” is read.
10
18
26
2
R
R
R
0
0
R
0
0
8
7
(Debug Monitor)
Management)
17
25
1
9
(Memory
PRI_12
PRI_4
PRI_8
TMPM370
Interrupt
16
24
0
8
0

Related parts for TMPM370FYDFG