TMPM330FWFG Toshiba, TMPM330FWFG Datasheet - Page 92

no-image

TMPM330FWFG

Manufacturer Part Number
TMPM330FWFG
Description
Microcontrollers (MCU) MCU w/ ARM Cortex-M3 128K FLASH, 8K SRAM
Manufacturer
Toshiba
Datasheets

Specifications of TMPM330FWFG

Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
128K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
100
Package
LQFP(14×14)
Vcc
3V
Cpu Mhz
40
Ssp (ch) Spi
-
I2c/sio (ch)
3
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
-
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
12
12-bit Ad Converter
-
16-bit Timer / Counter
10
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM330FWFG
Manufacturer:
Toshiba
Quantity:
10 000
8 Exceptions
<bit31:0>
(Note)
8.6.2.7
<CLRENA>
For descriptions of interrupts and interrupt numbers, see Section 8.5.1.4 List of
Interrupt Sources.
bit Symbol
Read/Write
After reset
Function
bit Symbol
Read/Write
After reset
Function
bit Symbol
Read/Write
After reset
Function
bit Symbol
Read/Write
After reset
Function
Interrupt Clear-Enable Register
Interrupt
number 7
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 15
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 23
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 31
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Use these bits to disable or determine which interrupts are currently disabled.
Writing “1” to a bit in this register disables the corresponding interrupt. Writing “0”
has no effect.
Reading a bit in this register returns the current state of the corresponding interrupt
as shown below.
0 = Disabled
1 = Enabled
15
23
31
7
0
0
0
0
Interrupt
number 6
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 14
[Write]
1: Disable
[Read]
0: Disabled
Interrupt
number 22
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 30
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
1: Enabled
14
22
30
6
0
0
0
0
Under development
Interrupt
number 5
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 13
[Write]
1: Disable
[Read]
0: Disabled
1 Enabled
Interrupt
number 21
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 29
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
13
21
29
Page80
5
0
0
0
0
Interrupt
number 4
[Write]
1: Disable
[read]
0: Disabled
1: Enabled
Interrupt
number 12
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 20
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 28
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
12
20
28
4
0
0
0
0
CLRENA
CLRENA
CLRENA
CLRENA
R/W
R/W
R/W
R/W
Interrupt
number 3
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 11
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 19
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 27
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
19
27
11
3
0
0
0
0
Interrupt
number 2
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 10
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 18
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 26
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
10
18
26
2
0
0
0
0
Interrupt
number 1
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 9
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 17
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 25
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
17
25
1
9
0
0
0
0
Interrupt
number 0
[Write]
1: Disable
[Read]
0: Disable
1: Enable
Interrupt
number 8
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 16
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
Interrupt
number 24
[Write]
1: Disable
[Read]
0: Disabled
1: Enabled
TMPM330
16
24
0
8
0
0
0
0

Related parts for TMPM330FWFG