PEB2255H-V13 Infineon Technologies, PEB2255H-V13 Datasheet - Page 282

IC INTERFACE LINE 80-MQFP

PEB2255H-V13

Manufacturer Part Number
PEB2255H-V13
Description
IC INTERFACE LINE 80-MQFP
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEB2255H-V13

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
80-SQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB2255H-V13
PEB2255H-V13IN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2255H-V13
Manufacturer:
Infineon Technologies
Quantity:
10 000
XLU…
SRO…
XTM…
RTF…
Data Sheet
Transmit LLB UP Code
0…
1…
Signaling Register Organization
Valid in F12/F72 and ESF frame format only
0…
reordering of ABCD bits.
1…
Transmit Transparent Mode
Valid if loop-timed mode is enabled (LIM2.ELT = 1).
0…Ports SYPX/XMFS define the frame/multiframe begin on the
transmit system highway. The transmitter is usually synchronized on
this externally sourced frame boundary and generates the FAS bits
according to this framing. Any change of the transmit time slot
assignment or a transmit slip subsequently produces a change of the
FAS bit positions.
1… Disconnects the control of the transmit system interface from the
transmitter. The transmitter is now in a free running mode without any
possibility to update the multiframe position. The framing (FAS bits)
generated by the transmitter is not disturbed (in case of changing the
transmit time slot assignment or transmit slip) by the transmit system
highway unless register XC1 is written. Useful in loop-timed
applications. For correct operation the transmit elastic buffer (2
frames, SIC1.XBS1/0= 10) has to be enabled
Receive Transparent Forwarding
Setting this bit all 193 bits per frame of the incoming multiframe are
forwarded to pin RDO transparently. In asynchronous state the
received data may be transparently switched through if bit
FMR2.DAIS is set.
For details see description of registers XS1...12 on page
RS1...12 on page
Normal operation.
A one in this bit position causes the transmitter to replace
normal transmit data with the LLB UP (activate) Code
continuously until this bit is reset. The LLB UP Code is
optionally overwritten by the framing/DL/CRC bits. For correct
operation bit FMR5.XLD must be cleared.
Signaling access via registers RS/XS1...12 is done without
Signaling access via registers RS/XS1...12 is done with
reordering of ABCD bits.
333
282
FALC-LH V1.3
T1/J1 Registers
PEB 2255
305
2000-07
and

Related parts for PEB2255H-V13