PCI9030-AA60BI PLX Technology, PCI9030-AA60BI Datasheet - Page 164

no-image

PCI9030-AA60BI

Manufacturer Part Number
PCI9030-AA60BI
Description
Peripheral Drivers & Components (PCIs) 32-bit 33MHz PCI v.2.2-compliant
Manufacturer
PLX Technology
Datasheets

Specifications of PCI9030-AA60BI

Package / Case
FPBGA-180
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCI9030-AA60BI
Quantity:
1 400
Part Number:
PCI9030-AA60BI
Manufacturer:
PLX
Quantity:
250
Part Number:
PCI9030-AA60BI
Manufacturer:
XILINX
0
Part Number:
PCI9030-AA60BI F
Manufacturer:
FUJI
Quantity:
4 300
Part Number:
PCI9030-AA60BIF
Manufacturer:
PLX
Quantity:
1 400
Part Number:
PCI9030-AA60BIF
Manufacturer:
PLX
Quantity:
246
Part Number:
PCI9030-AA60BIF
Manufacturer:
PLX
Quantity:
20 000
Section 11
Pin Description
11.4
Table 11-11. Multiplexed Bus Mode Interface Pins
11-12
ADS#
ALE
BLAST#
BTERM#
GPIO4
LA27
GPIO5
LA26
GPIO6
LA25
Symbol
MULTIPLEXED LOCAL BUS MODE PINOUT
Address Strobe
Address Latch
Enable
Burst Last
Burst
Terminate
General
Purpose I/O 4
Address Bus
General
Purpose I/O 5
Address Bus
General
Purpose I/O 6
Address Bus
Signal Name
Total
Pins
1
1
1
1
1
1
1
12 mA
12 mA
12 mA
12 mA
12 mA
12 mA
12 mA
12 mA
12 mA
Type
Pin
I/O
I/O
I/O
TS
TS
TS
TS
TS
TS
TS
TS
TS
O
O
O
O
O
O
I
PQFP Pin
Number
138
139
144
137
136
135
75
µBGA Pin
Number
C11
B11
B10
A12
A13
B12
M9
© 2002 PLX Technology, Inc. All rights reserved.
Indicates a valid address and start of a new
Bus access. Asserted for the first clock of
a Bus access.
Asserted during the Address phase and
de-asserted before the Data phase.
Driven by the current Local Bus Master to
indicate the last transfer in a Bus access.
If Bterm mode (continuous burst) and the
BTERM# input are disabled (LASxBRD[2]=0
and/or EROMBRD[2]=0), the PCI 9030 also
bursts up to four Lwords.
If Bterm mode (continuous burst) and the
BTERM# input are enabled (LASxBRD[2]=1
and/or EROMBRD[2]=1), the PCI 9030
continues to burst until BTERM# input is
asserted or the burst completes. BTERM#
is a ready input that breaks up a Burst cycle
and causes another Address cycle to occur.
Used in conjunction with the PCI 9030
programmable wait state generator.
BTERM# is not sampled until external wait
states expire [WAITo# de-asserted, provided
GPIO0/WAITo# is configured as WAITo#
(GPIOC[0]=1)].
Can be programmed to a configurable general
purpose I/O pin, GPIO4, or as Address Bus
output pin, LA27.
Default functionality is LA27. Pin configuration
occurs when the serial EEPROM contents are
loaded following PCI reset, or upon subsequent
writing to the GPIOC[13:12] register bits.
Can be programmed to a configurable general
purpose I/O pin, GPIO5, or as Address Bus
output pin, LA26.
Default functionality is LA26. Pin configuration
occurs when the serial EEPROM contents are
loaded following PCI reset, or upon subsequent
writing to the GPIOC[16:15] register bits.
Can be programmed to a configurable general
purpose I/O pin, GPIO6, or as Address Bus
output pin, LA25.
Default functionality is LA25. Pin configuration
occurs when the serial EEPROM contents are
loaded following PCI reset, or upon subsequent
writing to the GPIOC[19:18] register bits.
Multiplexed Local Bus Mode Pinout
PCI 9030 Data Book Version 1.4
Function

Related parts for PCI9030-AA60BI