s908qc16vdse Freescale Semiconductor, Inc, s908qc16vdse Datasheet - Page 130

no-image

s908qc16vdse

Manufacturer Part Number
s908qc16vdse
Description
M68hc08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Enhanced Serial Communications Interface (ESCI) Module
13.3.3.3 Data Sampling
The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency
16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at these times
(see
To locate the start bit, data recovery logic does an asynchronous search for a 0 preceded by three 1s.
When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.
To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7.
Table 13-1
If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.
130
Figure
After every start bit
After the receiver detects a data bit change from 1 to 0 (after the majority of data bit samples at
RT8, RT9, and RT10 returns a valid 1 and the majority of the next RT8, RT9, and RT10 samples
returns a valid 0)
summarizes the results of the start bit verification samples.
13-6):
RT CLOCK
RT CLOCK
SAMPLES
CLOCK
RESET
STATE
RxD
RT
MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 4
RT3, RT5, and RT7 Samples
Figure 13-6. Receiver Data Sampling
000
001
010
011
100
101
110
111
Table 13-1. Start Bit Verification
QUALIFICATION
START BIT
VERIFICATION
START BIT
Start Bit Verification
Yes
Yes
Yes
Yes
START BIT
No
No
No
No
SAMPLING
DATA
Noise Flag
0
1
1
0
1
0
0
0
Freescale Semiconductor
LSB

Related parts for s908qc16vdse