s908qc16vdse Freescale Semiconductor, Inc, s908qc16vdse Datasheet - Page 47

no-image

s908qc16vdse

Manufacturer Part Number
s908qc16vdse
Description
M68hc08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
The ADC10 can perform an analog-to-digital conversion on one of the software selectable channels. The
output of the input multiplexer (ADVIN) is converted by a successive approximation algorithm into a 10-bit
digital result. When the conversion is completed, the result is placed in the data registers (ADRH and
ADRL). In 8-bit mode, the result is rounded to 8 bits and placed in ADRL. The conversion complete flag
is then set and an interrupt request is generated if AIEN has been set.
3.3.1 Clock Select and Divide Circuit
The clock select and divide circuit selects one of three clock sources and divides it by a configurable value
to generate the input clock to the converter (ADCK). The clock can be selected from one of the following
sources:
Whichever clock is selected, its frequency must fall within the acceptable frequency range for ADCK. If
the available clocks are too slow, the ADC10 will not perform according to specifications. If the available
Freescale Semiconductor
MCU STOP
The asynchronous clock source (ACLK) — This clock source is generated from a dedicated clock
source which is enabled when the ADC10 is converting and the clock source is selected by setting
ACLKEN. When ADLPC is clear, this clock operates from 1–2 MHz; when ADLPC is set, it
operates at 0.5–1 MHz. This clock is not disabled in STOP and allows conversions in stop mode
for lower noise operation.
Alternate Clock Source — This clock source is equal to the external oscillator clock or four times
the bus clock. The alternate clock source is MCU specific, see
and availability of this clock source option. This clock is selected when ADICLK and ACLKEN are
both clear.
The bus clock — This clock source is equal to the bus frequency. This clock is selected when
ADICLK is set and ACLKEN is clear.
ADHWT
V
V
REFH
REFL
AD0
ADn
MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 4
1
ADVIN
ADSCR
2
CONTROL SEQUENCER
Figure 3-2. ADC10 Block Diagram
DATA REGISTERS ADRH:ADRL
SAR CONVERTER
ADCK
ADCLK
CLOCK
DIVIDE
COCO
AIEN
1
2
3.1 Introduction
ACLK
ACLKEN
BUS CLOCK
ALTERNATE CLOCK SOURCE
GENERATOR
ASYNC
CLOCK
Functional Description
to determine source
INTERRUPT
47

Related parts for s908qc16vdse