gwixp425bdt Intel Corporation, gwixp425bdt Datasheet - Page 41

no-image

gwixp425bdt

Manufacturer Part Number
gwixp425bdt
Description
Intel Xp42x Product Line Of Network Processors And Ixc1100 Control Plane Processor
Manufacturer
Intel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GWIXP425BDT
Manufacturer:
INTEL
Quantity:
48
Company:
Part Number:
GWIXP425BDT
Quantity:
10
Table 10.
Datasheet
MII Interfaces (Sheet 2 of 2)
ETH_MDC
ETH_TXCLK1
ETH_TXDATA1[3:0]
ETH_TXEN1
ETH_RXCLK1
ETH_RXDATA1[3:0]
ETH_RXDV1
ETH_COL1
ETH_CRS1
1.
2.
Intel
Name
®
While PWRON_RESET_N is deasserted use Power On Reset column for the pin state.
After deassertion of PWRON_RESET_N, and deassertion of RESET_IN_N, and assertion of
PLL_LOCK, all signals reflect the value shown in the RESET column.
For a legend of the Type codes, see
IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
Document Number: 252479, Revision: 005
Reset
Power
On
Z
Z
Z
Z
Z
Z
Z
Z
Z
1
Reset
VI
VI
VI
VI
VI
VI
Z
0
0
2
Type
O
O
O
I
I
I
I
I
I
Table 5 on page
Management data clock. Management data interface clock
is used to clock the MDIO signal as an output and sample
the MDIO as an input. The ETH_MDC is an input on power
up and can be configured to be an output through an Intel
API as documented in the Intel
Programmer’s Guide.
Externally supplied transmit clock.
Should be pulled low through a 10-K: resistor when not
being utilized in the system.
Transmit data bus to PHY, asserted synchronously with
respect to ETH_TXCLK1.
Indicates that the PHY is being presented with nibbles on
the MII interface. Asserted synchronously, with respect to
ETH_TXCLK1, at the first nibble of the preamble, and
remains asserted until all the nibbles of a frame are
presented.
Externally supplied receive clock.
Should be pulled low through a 10-K: resistor when not
being utilized in the system.
Receive data bus from PHY, data sampled synchronously,
with respect to ETH_RXCLK1.
Receive data valid, used to inform the MII interface that the
Ethernet PHY is sending data.
Should be pulled low through a 10-K: resistor when not
being utilized in the system.
Asserted by the PHY when a collision is detected by the
PHY.
Asserted by the PHY when the transmit medium or receive
medium are active. De-asserted when both the transmit
and receive medium are idle. Remains asserted throughout
the duration of collision condition. PHY asserts CRS
asynchronously and de-asserts synchronously with respect
to ETH_RXCLK1.
Should be pulled low through a 10-K: resistor when not
being utilized in the system.
• 25 MHz for 100 Mbps operation
• 2.5 MHz for 10 Mbps
• 25 MHz for 100 Mbps operation
• 2.5 MHz for 10 Mbps
• Should be pulled low through a 10-K: resistor when
• Should be pulled low through a 10-K: resistor when
not being utilized in the system.
not being utilized in the system.
33.
Description
®
IXP400 Software
March 2005
41

Related parts for gwixp425bdt