gwixp425bdt Intel Corporation, gwixp425bdt Datasheet - Page 44

no-image

gwixp425bdt

Manufacturer Part Number
gwixp425bdt
Description
Intel Xp42x Product Line Of Network Processors And Ixc1100 Control Plane Processor
Manufacturer
Intel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GWIXP425BDT
Manufacturer:
INTEL
Quantity:
48
Company:
Part Number:
GWIXP425BDT
Quantity:
10
Intel
Table 12.
March 2005
44
®
IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
Expansion Bus Interface
EX_CLK
EX_ALE
EX_ADDR[23:0]
EX_WR_N
EX_RD_N
EX_CS_N[7:0]
EX_DATA[15:0]
EX_IOWAIT_N
EX_RDY[3:0]
1.
2.
Name
While PWRON_RESET_N is deasserted use Power On Reset column for the pin state.
After deassertion of PWRON_RESET_N, and deassertion of RESET_IN_N, and assertion of
PLL_LOCK, all signals reflect the value shown in the RESET column.
For a legend of the Type codes, see
Document Number: 252479, Revision: 005
Reset
Power
On
H
H
H
Z
Z
Z
Z
Z
Z
1
Reset
H
H
H
Z
0
1
1
1
0
2
Type
I/O
I/O
O
O
O
O
I
I
I
Table 5 on page
Input clock signal used to sample all expansion interface
inputs and clock all expansion interface outputs.
Address-latch enable used for multiplexed address/data bus
accesses. Used in Intel and Motorola* multiplexed modes of
operation.
Expansion-bus address used as an output for data accesses
over the expansion bus. Also, used as an input during reset to
capture device configuration. These signals have a weak pull-
up resistor attached internally. Based on the desired
configuration, various address signals must be tied low in
order for the device to operate in the desired mode.
Intel-mode write strobe / Motorola-mode data strobe
(EXP_MOT_DS_N) / TI*-mode data strobe (TI_HDS1_N).
Intel-mode read strobe / Motorola-mode read-not-write
(EXPB_MOT_RNW) / TI mode read-not-write (TI_HR_W_N).
External chip selects for expansion bus.
Expansion-bus, bidirectional data
Data ready/acknowledge from expansion-bus devices.
Expansion-bus access is halted when an external device sets
EX_IOWAIT_N to logic 0 and resume from the halted location
once the external device sets EX_IOWAIT_N to logic 1. This
signal affects accesses that use EX_CS_N[7:0] when the chip
select is configured in Intel- or Motorola-mode of operation.
Should be pulled high through a 10-K: resistor when not
being utilized in the system.
HPI interface ready signals. Can be configured to be active
high or active low. These signals are used to halt accesses
using Chip Selects 7 through 4 when the chip selects are
configured to operate in HPI mode. There is one RDY signal
per chip select. This signal only affects accesses that use
EX_CS_N[7:4].
Should be pulled low though a 10-K: resistor when not being
utilized in the system.
• Chip selects 0 through 7 can be configured to support Intel
• Chip selects 4 through 7 can be configured to support TI
or Motorola bus cycles.
HPI bus cycles.
33.
Description
Datasheet

Related parts for gwixp425bdt