gwixp425bdt Intel Corporation, gwixp425bdt Datasheet - Page 45

no-image

gwixp425bdt

Manufacturer Part Number
gwixp425bdt
Description
Intel Xp42x Product Line Of Network Processors And Ixc1100 Control Plane Processor
Manufacturer
Intel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GWIXP425BDT
Manufacturer:
INTEL
Quantity:
48
Company:
Part Number:
GWIXP425BDT
Quantity:
10
Table 13.
Datasheet
UART Interfaces
RXDATA0
TXDATA0
CTS0_N
RTS0_N
RXDATA1
TXDATA1
CTS1_N
RTS1_N
1.
2.
Name
Intel
®
While PWRON_RESET_N is deasserted use Power On Reset column for the pin state.
After deassertion of PWRON_RESET_N, and deassertion of RESET_IN_N, and assertion of
PLL_LOCK, all signals reflect the value shown in the RESET column.
For a legend of the Type codes, see
IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
Reset
Power
On
Z
Z
H
H
Z
Z
H
H
Document Number: 252479, Revision: 005
1
Reset
VO/PE
VO/PE
VI/PE
VI/PE
VO
VO
VI
VI
2
Type
O
O
O
O
I
I
I
I
UART serial data input to High-Speed UART Pins.
Should be pulled low through a 10-K: resistor when not being
utilized in the system.
UART serial data output. The TXD signal is set to the MARKING
(logic 1) state upon a reset operation. High-Speed Serial UART Pins.
UART CLEAR-TO-SEND input to High-Speed UART Pins.
When logic 0, this pin indicates that the modem or data set
connected to the UART interface of the processor is ready to
exchange data. The CTS_N signal is a modem status input whose
condition can be tested by the processor.
Should be pulled high through a 10-K: resistor when not being
utilized in the system.
UART REQUEST-TO-SEND output:
When logic 0, this informs the modem or the data set connected to
the UART interface of the processor that the UART is ready to
exchange data. A reset sets the request to send signal to logic 1.
LOOP-mode operation holds this signal in its inactive state (logic 1).
High-Speed UART Pins.
UART serial data input.
Should be pulled low through a 10-K: resistor when not being
utilized in the system.
UART serial data output. The TXD signal is set to the MARKING
(logic 1) state upon a Reset operation. Console UART Pins.
UART CLEAR-TO-SEND input to Console UART pins.
When logic 0, this pin indicates that the modem or data set
connected to the UART interface of the processor is ready to
exchange data. The CTS_N signal is a modem status input whose
condition can be tested by the processor.
Should be pulled high through a 10-K: resistor when not being
utilized in the system.
UART REQUEST-TO-SEND output:
When logic 0, this informs the modem or the data set connected to
the UART interface of the processor that the UART is ready to
exchange data. A reset sets the request to send signal to logic 1.
LOOP-mode operation holds this signal in its inactive state (logic 1).
Console UART Pins.
Table 5 on page
33.
Description
March 2005
45

Related parts for gwixp425bdt