gwixp425bdt Intel Corporation, gwixp425bdt Datasheet - Page 42

no-image

gwixp425bdt

Manufacturer Part Number
gwixp425bdt
Description
Intel Xp42x Product Line Of Network Processors And Ixc1100 Control Plane Processor
Manufacturer
Intel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GWIXP425BDT
Manufacturer:
INTEL
Quantity:
48
Company:
Part Number:
GWIXP425BDT
Quantity:
10
Intel
Table 11.
March 2005
42
®
IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
UTOPIA-2 Interface (Sheet 1 of 2)
UTP_OP_CLK
UTP_OP_FCO
UTP_OP_SOC
UTP_OP_DATA[7:0]
UTP_OP_ADDR[4:0]
UTP_OP_FCI
UTP_IP_CLK
1.
2.
Name
While PWRON_RESET_N is deasserted use Power On Reset column for the pin state.
After deassertion of PWRON_RESET_N, and deassertion of RESET_IN_N, and assertion of
PLL_LOCK, all signals reflect the value shown in the RESET column.
For a legend of the Type codes, see
Document Number: 252479, Revision: 005
Reset
Power
On
Z
Z
Z
Z
Z
Z
Z
1
Reset
VI
VI
VI
VI
Z
Z
Z
2
Type
Table 5 on page
O
O
O
O
I
I
I
UTOPIA Transmit clock input. Also known as
UTP_TX_CLK. This signal is used to synchronize all
UTOPIA-transmit outputs to the rising edge of the
UTP_OP_CLK.
This signal should be pulled low through a 10-K: resistor
when not being utilized in the system.
UTOPIA flow control output signal. Also known as the
TXENB_N signal.
Used to inform the selected PHY that data is being
transmitted to the PHY. Placing the PHY’s address on the
UTP_OP_ADDR — and bringing UTP_OP_FCO to logic
1, during the current clock — followed by the
UTP_OP_FCO going to a logic 0, on the next clock cycle,
selects which PHY is active in MPHY mode.
In SPHY configurations, UTP_OP_FCO is used to inform
the PHY that the processor is ready to send data.
Start of Cell. Also known as TX_SOC.
Active high signal is asserted when UTP_OP_DATA
contains the first valid byte of a transmitted cell.
UTOPIA output data. Also known as UTP_TX_DATA.
Used to send data from the processor to an ATM UTOPIA-
Level-2-compliant PHY.
Transmit PHY address bus. Used by the processor when
operating in MPHY mode to poll and select a single PHY
at any given time.
UTOPIA Output data flow control input: Also known as the
TXFULL/CLAV signal.
Used to inform the processor of the ability of each polled
PHY to receive a complete cell. For cell-level flow control
in an MPHY environment, TxClav is an active high tri-
stateable signal from the MPHY to ATM layer. The
UTP_OP_FCI, which is connected to multiple MPHY
devices, will see logic high generated by the PHY, one
clock after the given PHY address is asserted — when a
full cell can be received by the PHY. The UTP_OP_FCI
will see a logic low generated by the PHY one clock cycle,
after the PHY address is asserted — if a full cell cannot be
received by the PHY.
This signal should be tied low through a 10-K: resistor if
not being used.
UTOPIA Receive clock input. Also known as
UTP_RX_CLK.
This signal is used to synchronize all UTOPIA-received
inputs to the rising edge of the UTP_IP_CLK.
This signal should be pulled low through a 10-K: resistor
when not being utilized in the system.
33.
Description
Datasheet

Related parts for gwixp425bdt