PEB2075 INFINEON [Infineon Technologies AG], PEB2075 Datasheet - Page 161

no-image

PEB2075

Manufacturer Part Number
PEB2075
Description
ICs for Communications Extended PCM Interface Controller
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2075N
Quantity:
6 250
Part Number:
PEB2075N
Quantity:
6 250
Part Number:
PEB2075N
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
PEB2075N
Manufacturer:
INTERSIL
Quantity:
5 510
Part Number:
PEB2075N
Manufacturer:
SIEMEMS
Quantity:
20 000
Part Number:
PEB2075N V1��3
Manufacturer:
SIEMENS
Quantity:
3
Part Number:
PEB2075N-V1.3
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2075N-V13TR
Manufacturer:
LT
Quantity:
512
Part Number:
PEB2075N-V13TR
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
PEB2075NV1.3
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
PEB2075P
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
interface (PCM
(MAAR contains the encoding for the upstream CFI time slot (U/D = 1)). If the data
should also be transmitted at TxD#, the tristate field of that PCM time slot can be set to
low impedance (transparent loop). If TxD# should be disabled, the tristate field of that
PCM time slot can be set to high impedance (non-transparent loop).
The second connection switches the “upstream” PCM time slot (contents of the
upstream data memory) back to the downstream CFI time slot. This connection is
programmed by using exactly the same MADR value as has been used for the first
connection, i.e. the encoding for the spare upstream PCM time slot (with U/D = 1). This
MADR value is written to the downstream CM (MAAR contains the encoding for the
downstream CFI time slot (U/D = 0).
The following example illustrates the necessary programming steps for establishing CFI
to CFI loops.
5.4.3
Loops between time slots (or even subtime slots) of the CFI (CFI
possible to establish individual loops for individual time slots on both interfaces without
making external connections. These loops can serve for test purposes only or for real
switching applications within the system. It should be noted that such a loop connection
is always carried out over the opposite interface i.e. looping back a CFI time slot to
another CFI time slot occupies a spare upstream PCM time slot and looping back a PCM
time slot to another PCM time slot occupies a spare downstream and upstream CFI time
slot. The required time slot on the opposite interface can however be switched to high
impedance in order not to disturb the external line.
5.4.3.1 CFI - CFI Loops
For looping back a time slot of a CFI input port to a CFI output port, two connections must
be programmed:
A first connection switches the upstream CFI time slot to a spare PCM time slot. This
connection is programmed like a normal CFI to PCM link, i.e the MADR contains the
encoding for the upstream PCM time slot (U/D = 1) which is written to the upstream CM
Semiconductor Group
Loops
PCM) can easily be programmed in the control memory. It is thus
161
Application Hints
CFI) or the PCM
PEB 2055
PEF 2055

Related parts for PEB2075