PEB2075 INFINEON [Infineon Technologies AG], PEB2075 Datasheet - Page 234

no-image

PEB2075

Manufacturer Part Number
PEB2075
Description
ICs for Communications Extended PCM Interface Controller
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2075N
Quantity:
6 250
Part Number:
PEB2075N
Quantity:
6 250
Part Number:
PEB2075N
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
PEB2075N
Manufacturer:
INTERSIL
Quantity:
5 510
Part Number:
PEB2075N
Manufacturer:
SIEMEMS
Quantity:
20 000
Part Number:
PEB2075N V1��3
Manufacturer:
SIEMENS
Quantity:
3
Part Number:
PEB2075N-V1.3
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2075N-V13TR
Manufacturer:
LT
Quantity:
512
Part Number:
PEB2075N-V13TR
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
PEB2075NV1.3
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
PEB2075P
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
PEB 2055
PEF 2055
Application Hints
be set. If not required, the D-channel can also be sent transparently. If the QUAT-S is
used together with the IDEC as layer-2 controller, the IDEC must be informed about the
availability of the D-channel at the T-interface. The QUAT-S provides an enable signal
at pin DRDY that carries this information during the D-channel time slot. This signal can
be connected to the collision data input (CDR) of the IDEC to enable or disable HDLC
transmission. The IDEC must then be programmed to the ‘slave mode’ in order to
evaluate the CDR pin.
Figure 82 illustrates a complete PBX trunk card, where the EPIC controls up to
8 QUAT-S devices connected to up to 4 IOM-2 ports. On each IOM-2 port 2 IDECs take
care of the D-channel processing. The CDR input lines of the IDECs are connected with
the DRDY output pins of the QUAT-S. This is to stop the HDLC controllers in case of a
D-channel collision on the T-bus. The QUAT-S devices must be programmed via the
monitor channel to deliver appropriate Stop/Go information at pin DRDY. The 1.536 MHz
reference clock outputs (pin CLK1) of the QUAT-Ss are fed via a multiplexer to the PBX
clock generator. The P controls the multiplexer as required by the state of the lines.
Semiconductor Group
234

Related parts for PEB2075