HYB18T512160BF-2.5 Qimonda, HYB18T512160BF-2.5 Datasheet - Page 44

no-image

HYB18T512160BF-2.5

Manufacturer Part Number
HYB18T512160BF-2.5
Description
IC DDR2 SDRAM 512MBIT 84TFBGA
Manufacturer
Qimonda
Datasheet

Specifications of HYB18T512160BF-2.5

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
512M (32Mx16)
Speed
400MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 95°C
Package / Case
84-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1016-2
1)
2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
5) Inputs are not recognized as valid until
6) The output timing reference voltage level is
7) For each of the terms, if not already an integer, round to the next highest integer.
8) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode.
9) For timing definition, refer to the Component data sheet.
10) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate
11) MIN (
12) The
13) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C
14) 0 °C≤
15) 85 °C <
16) A maximum of eight Refresh commands can be posted to any given DDR2 SDRAM, meaning that the maximum absolute interval between
17) The
18) The maximum limit for the
19) Minimum
20) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard active power-
21) WR must be programmed to fulfill the minimum requirement for the
Rev. 1.2, 2007-11
03292006-YBYM-WG0Z
Parameter
Exit Self-Refresh to non-Read
command
Exit Self-Refresh to Read command
Write recovery time for write with
Auto-Precharge
V
and then restarted through the specified initialization sequence before normal operation can continue.
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode
input reference level is the crosspoint when in differential strobe mode.
the WR parameter stored in the MR.
mis-match between DQS / DQS and associated DQ in any given cycle.
be greater than the minimum specification limits for
(
parameters are verified by design and characterization, but not subject to production test.
and 95 °C.
any Refresh command and the next Refresh command is 9 x
performance (bus turnaround) degrades accordingly.
down mode” (MR, A12 = “0”) a fast power-down exit timing
power-down exit timing
up to the next integer value.
refers to the application clock period. WR refers to the WR parameter stored in the MRS.
t
HZ,
DDQ
t
t
t
HZ
RPST
RRD
t
= 1.8 V ± 0.1V;
CL
T
,
CASE
T
,
t
RPST
timing parameter depends on the page size of the DRAM organization.
), or begins driving (
t
CASE
t
CH
WTR
) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can
≤ 85 °C.
and
≤ 95 °C.
is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.
t
LZ
,
V
t
RPRE
DD
t
XARDS
= 1.8 V ± 0.1 V.
t
parameters are referenced to a specific voltage level, which specify when the device output is no longer driving
WPST
t
t
DAL
LZ,
has to be satisfied.
parameter is not a device limit. The device operates with a greater value for this parameter, but system
t
= WR + (
RPRE
).
Symbol
t
t
WR
V
t
XSNR
XSRD
HZ
REF
t
RP
and
V
stabilizes. During the period before
/
TT
t
CK
.
t
LZ
). For each of the terms, if not already an integer, round to the next highest integer.
transitions occur in the same access time windows as valid data transitions.These
t
CL
DDR2–533
t
200
t
Min.
RFC
WR
and
/
t
+10
CK
t
t
XARD
CH
t
REFI
).
44
can be used. In “low active power-down mode” (MR, A12 =”1”) a slow
.
t
WR
Max.
timing parameter, where
V
t
REF
CK
DDR2–400
t
200
t
512-Mbit Double-Data-Rate-Two SDRAM
Min.
RFC
WR
refers to the application clock period. WR refers to
stabilizes, CKE = 0.2 x
/
t
+10
CK
WR
MIN
Max.
[cycles] =
HYB18T512[40/80/16]0BF
V
DDQ
Internet Data Sheet
t
WR
is recognized as low.
Unit
ns
t
t
(ns)/
CK
CK
t
CK
(ns) rounded
Notes
3)4)5)6)
21)
t
1)2)
CK

Related parts for HYB18T512160BF-2.5