US38024-BAG1 Renesas Electronics America, US38024-BAG1 Datasheet - Page 333

no-image

US38024-BAG1

Manufacturer Part Number
US38024-BAG1
Description
DEV EVALUATION KIT H8/38024
Manufacturer
Renesas Electronics America
Series
H8®r
Type
MCUr
Datasheet

Specifications of US38024-BAG1

Contents
2G (Second-generation) Evaluation Board, HEW debugger support, Cable and CD-ROM
For Use With/related Products
H8/38024
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
9.6.3
The watchdog timer has an 8-bit counter (TCW) that is incremented by clock input. The input
clock is selected by the WDCKS in port mode register 2 (PMR2): on the H8/38024, H8/38024S,
and H8/38024R Group, φ/8192 is selected when WDCKS is cleared to 0, and φw/32 when set to 1.
On the H8/38124 Group, if WDCKS is cleared to 0 the clock selection is specified by the setting
of timer mode register W (TMW), and if WDCKS is set to 1 the φw/32 clock source is selected.
When TCSRWE = 1 in TCSRW, if 0 is written in B2WI and 1 is simultaneously written in
WDON, TCW starts counting up. (Write access to TCSRW is required twice to turn on the
watchdog timer. However, on the H8/38124 Group WDON is set to 1 after a reset is cancelled,
TCW starts to be incremented even without gaining write access to TCSRW.) When the TCW
count value reaches H'FF, the next clock input causes the watchdog timer to overflow, and an
internal reset signal is generated one base clock (φ or φ
output for 512 clock cycles of the φ
count up from the written value. The overflow period can be set in the range from 1 to 256 input
clocks, depending on the value written in TCW.
Figure 9.18 shows an example of watchdog timer operations.
Timer Operation
Internal reset
signal
TCW count
value
H'FF
H'00
Figure 9.18 Typical Watchdog Timer Operations (Example)
Example: φ = 2 MHz and the desired overflow period is 30 ms.
The value set in TCW should therefore be 256 − 8 = 248 (H'F8).
H'F8
H'F8 is written
in TCW
2 • 10
8192
Start
OSC
6
• 30 • 10
clock. It is possible to write to TCW, causing TCW to
H'F8 is written in TCW
−3
= 7.3
SUB
Rev. 8.00 Mar. 09, 2010 Page 311 of 658
) cycle later. The internal reset signal is
512 φ
OSC
Reset
TCW overflow
clock cycles
REJ09B0042-0800
Section 9 Timers

Related parts for US38024-BAG1