PIC12C672-10/SM Microchip Technology, PIC12C672-10/SM Datasheet - Page 661

no-image

PIC12C672-10/SM

Manufacturer Part Number
PIC12C672-10/SM
Description
IC MCU OTP 2KX14 A/D 8-SOIJ
Manufacturer
Microchip Technology
Series
PIC® 12Cr
Datasheets

Specifications of PIC12C672-10/SM

Core Processor
PIC
Core Size
8-Bit
Speed
10MHz
Peripherals
POR, WDT
Number Of I /o
5
Program Memory Size
3.5KB (2K x 14)
Program Memory Type
OTP
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 4x8b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
For Use With
XLT08SO-1 - SOCKET TRANSITION 8SOIC 150/208AC164312 - MODULE SKT FOR PM3 16SOICISPICR1 - ADAPTER IN-CIRCUIT PROGRAMMING309-1048 - ADAPTER 8-SOIC TO 8-DIP309-1047 - ADAPTER 8-SOIC TO 8-DIPAC124001 - MODULE SKT PROMATEII 8DIP/SOIC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Connectivity
-
Other names
PIC12C672-10/SMR
PIC12C672-10/SMR
A.4.2
Parameter
Microchip
1997 Microchip Technology Inc.
SCL
SDA
No.
90
91
92
93
Clock Synchronization
T
T
T
T
SU
HD
SU
HD
Sym
:
:
:
:
STA
STO
STA
STO
90
Clock synchronization occurs after the devices have started arbitration. This is performed using
a wired-AND connection to the SCL line. A high to low transition on the SCL line causes the con-
cerned devices to start counting off their low period. Once a device clock has gone low, it will hold
the SCL line low until its SCL high state is reached. The low to high transition of this clock may
not change the state of the SCL line, if another device clock is still within its low period. The SCL
line is held low by the device with the longest low period. Devices with shorter low periods enter
a high wait-state, until the SCL line comes high. When the SCL line comes high, all devices start
counting off their high periods. The first device to complete its high period will pull the SCL line
low. The SCL line high time is determined by the device with the shortest high period,
Figure
Figure A-10:
Figure A-11:
Table A-2:
Condition
START
START condition
Setup time
START condition
Hold time
STOP condition
Setup time
STOP condition
Hold time
A-10.
91
Characteristic
Clock Synchronization
I
I
2
2
C Bus Start/Stop Bits Timing Specification
C Bus Start/Stop Bits Timing Specification
100 kHz mode
400 kHz mode
100 kHz mode
400 kHz mode
100 kHz mode
400 kHz mode
100 kHz mode
400 kHz mode
SCL
CLK
CLK
1
2
4700
4000
4700
4000
Min
600
600
600
600
counter
reset
state
wait
Typ
Max
start counting
HIGH period
Units
ns
ns
ns
ns
Appendix A
92
Condition
STOP
Only relevant for
repeated START condi-
tion
After this period the first
clock pulse is generated
93
DS31034A-page 34-9
Conditions
34

Related parts for PIC12C672-10/SM