LAN9118-MD SMSC, LAN9118-MD Datasheet - Page 41

Ethernet ICs HiPerfrm Sngl-Chip 10/100 Ethrnt

LAN9118-MD

Manufacturer Part Number
LAN9118-MD
Description
Ethernet ICs HiPerfrm Sngl-Chip 10/100 Ethrnt
Manufacturer
SMSC
Type
Single Chip MAC and PHYr
Datasheet

Specifications of LAN9118-MD

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3
Data Rate
10 MB, 100 MB
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller
Datasheet
SMSC LAN9118
3.10.3.2
3.11
PHY REG 0.15
SOURCE
RESET
PHY_RST
nRESET
SRST
POR
Energy Detect Power-Down
This power-down mode is activated by setting the Phy register bit 17.13 to 1. Please refer to
5.5.8, "Mode Control/Status," on page 110
no energy is present on the line, the PHY is powered down, with th exception of the management
interface, the SQUELCH circuit and the ENERGYON logic. The ENERGYON logic is used to detect
the presence of valid energy from 100Base-TX, 10Base-T, or Auto-negotiation signals
In this mode, when the ENERGYON signal is low, the PHY is powered-down, and nothing is
transmitted. When energy is received - link pulses or packets - the ENERGYON signal goes high, and
the PHY powers-up. It automatically resets itself into the state it had prior to power-down, and asserts
the INT7.1 bit of the register defined in
ENERGYON interrupt is enabled, this event will cause an interrupt to the host. The first and possibly
the second packet to activate ENERGYON may be lost.
When 17.13 is low, energy detect power-down is disabled.
The LAN9118 has five reset sources:
Table 3.10
Note 3.11 After any PHY reset, the application must wait until the “Link Status” bit in the PHY’s “Basic
Note 3.12 After a POR, nRESET or SRST, the LAN9118 will automatically check for the presence of
Note 3.13 HBI - “Host Bus Interface”, NASR - Not affected by software reset.
Detailed Reset Description
Power-On Reset (POR)
Hardware Reset Input Pin (nRESET)
Soft Reset (SRST)
PHY Soft Reset via PMT_CTRL bit 10 (PHY_RST)
PHY Soft Reset via PHY Basic Control Register (PHY REG 0.15)
PLL
X
X
shows the effect of the various reset sources on the LAN9118's circuitry.
Status Register” (PHY Reg. 1.2) is set before attempting to transmit or receive data.
an external EEPROM. After any of these resets the application must verify that the EPC
Busy Bit (E2P_CMD, bit 31) is cleared before attempting to access the EEPROM, or
change the function of the GPO/GPIO signals, or before modifying the ADDRH or ADDRL
registers in the MAC.
Note
HBI
3.13
X
X
X
Table 3.10 Reset Sources and Affected Circuitry
REGISTERS
Note 3.13
NASR
X
X
DATASHEET
MIL
X
X
X
Section 5.5.11, "Interrupt Source Flag," on page
for additional information on this register. In this mode when
41
MAC
X
X
X
Note 3.11
PHY
X
X
X
X
EEPROM MAC
RELOAD
Note 3.12
ADDR.
X
X
X
Revision 1.5 (07-11-08)
LATCHED
CONFIG.
STRAPS
112. If the
X
X
Section

Related parts for LAN9118-MD