MT48H32M16LFBF-75 IT:B Micron Technology Inc, MT48H32M16LFBF-75 IT:B Datasheet - Page 44

MT48H32M16LFBF-75 IT:B

Manufacturer Part Number
MT48H32M16LFBF-75 IT:B
Description
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48H32M16LFBF-75 IT:B

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
8/5.4ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
-40C to 85C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
90mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Industrial
Lead Free Status / Rohs Status
Compliant
Extended Mode Register
Figure 15: Extended Mode Register Definition
Temperature-Compensated Self Refresh
PDF: 09005aef82ea3742
512mb_mobile_sdram_y47m.pdf – Rev. H 12/09 EN
En + 2
0
0
1
1
En + 1
0
1
0
1
En
0
...
0
Mode Register Definition
Standard mode register
Status register
Extended mode register
Reserved
E10
0
Note:
E9
0
The extended mode register (EMR) controls additional functions beyond those control-
led by the mode register. These additional functions include TCSR, PASR, and output
drive strength.
The EMR is programmed via the LMR command (BA1 = 1, BA0 = 0) and retains the stor-
ed information until it is programmed again or the device loses power.
The EMR must be programmed with E[n:7] set to 0. It must be loaded when all banks
are idle and no bursts are in progress, and the controller must wait the specified time
before initiating any subsequent operation. Violating either of these requirements re-
sults in unspecified operation. After the values are entered, the EMR settings are re-
tained even after exiting deep power-down mode.
This device includes a temperature sensor that is implemented for automatic control of
the self refresh oscillator. Programming the temperature-compensated self refresh
(TCSR) bits has no effect on the device. The self refresh oscillator will continue refresh
at the optimal factory-programmed rate for the device temperature.
n + 2
1
BA1
1. On-die temperature sensor is used in place of TCSR. Setting these bits will have no effect.
E8
0
n + 1
0
BA0
E7–E0
Valid
An
n
...
Normal AR operation
All other states reserved
Operation
...
10
A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
512Mb: 32 Meg x 16, 16 Meg x 32 Mobile SDRAM
E7
9
0
0
0
0
1
1
1
1
E6
8
0
0
1
1
0
0
1
1
44
E5
7
0
1
0
1
0
1
0
1
DS
6
Micron Technology, Inc. reserves the right to change products or specifications without notice.
5
E2
0
0
0
0
1
1
1
1
TCSR
4
E1
0
0
1
1
0
0
1
1
1
3
E0
0
1
0
1
0
1
0
1
2
PASR
Partial-Array Self Refresh Coverage
Full array
1/2 array
1/4 array
Reserved
Reserved
1/8 array
1/16 array
Reserved
Extended Mode Register
1
0
© 2007 Micron Technology, Inc. All rights reserved.
Address bus
Extended mode
register (Ex)

Related parts for MT48H32M16LFBF-75 IT:B