EP3C25U256I7 Altera, EP3C25U256I7 Datasheet - Page 24

IC CYCLONE III FPGA 25K 256 UBGA

EP3C25U256I7

Manufacturer Part Number
EP3C25U256I7
Description
IC CYCLONE III FPGA 25K 256 UBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C25U256I7

Number Of Logic Elements/cells
24624
Number Of Labs/clbs
1539
Total Ram Bits
608256
Number Of I /o
156
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
256-UBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
24624
# I/os (max)
156
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
24624
Ram Bits
608256
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
256
Package Type
UFBGA
For Use With
544-2370 - KIT STARTER CYCLONE III EP3C25
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C25U256I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C25U256I7N
Manufacturer:
ALTERA
Quantity:
220
Part Number:
EP3C25U256I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C25U256I7N
Manufacturer:
ALTERA
0
1–14
Table 1–18. Cyclone III Devices Differential I/O Standard Specifications
Power Consumption
Cyclone III Device Handbook, Volume 2
mini-LVDS
(Row I/Os)
(6)
mini-LVDS
(Column
I/Os)
RSDS
(Row
I/Os)(6)
RSDS
(Column
I/Os)
PPDS
(Row I/Os)
(6)
PPDS
(Column
I/Os)
Notes to
(1) For an explanation of terms used in
(2) V
(3) R
(4) LVPECL input standard is only supported at clock input. Output standard is not supported.
(5) No fixed V
(6) Mini-LVDS, RSDS, and PPDS standards are only supported at the output pins for Cyclone III devices.
Standard
I/O
IN
(6)
(6)
(6)
L
®
®
range: 90 ≤ R
range: 0 V ≤ V
Table
IN
f
1–18:
, V
2.375
2.375
2.375
2.375
2.375
2.375
Min
OD
L
, and V
IN
≤ 110 Ω.
≤ 1.85 V.
V
C CIO
You can use the following methods to estimate power for a design:
The interactive Excel-based EPE is used prior to designing the device to get a
magnitude estimate of the device power. The Quartus II PowerPlay power analyzer
provides better quality estimates based on the specifics of the design after place-and-
route is complete. The PowerPlay power analyzer can apply a combination of user-
entered, simulation-derived, and estimated signal activities which, combined with
detailed circuit models, can yield very accurate power estimates.
For more information about power estimation tools, refer to the
User Guide
Handbook.
Typ
2.5
2.5
2.5
2.5
2.5
2.5
OS
(V)
specifications for BLVDS. They are dependent on the system topology.
the Excel-based EPE.
the Quartus II PowerPlay power analyzer feature.
2.625
2.625
2.625
2.625
2.625
2.625
Max
Table
and the
Min
1–18, refer to
V
ID
(mV)
Max
PowerPlay Power Analysis
“Transmitter Output Waveform”
Min
V
Condition
IcM
(V)
(2)
(Note 1)
chapter in volume 3 of the Quartus II
in
Max Min Typ
“Glossary” on page
(Part 2 of 2)
300
300
100 200
100 200
100 200
100 200
Chapter 1: Cyclone III Device Data Sheet
V
O D
© January 2010 Altera Corporation
(mV)
1–27.
Early Power Estimator
(3)
Max
600
600
600
600
600
600
Electrical Characteristics
Min
1.0
1.0
0.5
0.5
0.5
0.5
V
O S
Typ
(V)
1.2
1.2
1.2
1.2
1.2
1.2
(3)
Max
1.4
1.4
1.5
1.5
1.4
1.4

Related parts for EP3C25U256I7