KMC7457VG1267LC Freescale Semiconductor, KMC7457VG1267LC Datasheet - Page 21

no-image

KMC7457VG1267LC

Manufacturer Part Number
KMC7457VG1267LC
Description
IC MPU RISC 32BIT 1267MHZ 483BGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of KMC7457VG1267LC

Processor Type
MPC74xx PowerPC 32-Bit
Speed
1.267GHz
Voltage
1.3V
Mounting Type
Surface Mount
Package / Case
483-FCCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KMC7457VG1267LC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
5.2.3
The L3_CLK frequency is programmed by the L3 configuration register core-to-L3 divisor ratio. See
Table 18
L3_CLK output AC timing specifications as defined in
The maximum L3_CLK frequency is the core frequency divided by two. Given the high core frequencies
available in the MPC7457, however, most SRAM designs will be not be able to operate in this mode using
current technology and, as a result, will select a greater core-to-L3 divisor to provide a longer L3_CLK
period for read and write access to the L3 SRAMs. Therefore, the typical L3_CLK frequency shown in
Table 10
for any application of the MPC7457 will be a function of the AC timings of the MPC7457, the AC timings
for the SRAM, bus loading, and printed-circuit board trace length, and may be greater or less than the value
given in
comprehended in the L3 bus AC timing specifications and do not need to be separately accounted for in
an L3 AC timing analysis. Clock skews, where applicable, do need to be accounted for in an AC timing
analysis.
Freescale is similarly limited by system constraints and cannot perform tests of the L3 interface on a
socketed part on a functional tester at the maximum frequencies of
operation and AC timing information are tested at core-to-L3 divisors which result in L3 frequencies at
250 MHz or lower.
Freescale Semiconductor
At recommended operating conditions. See
L3 clock frequency
L3 clock cycle time
L3 clock duty cycle
L3 clock output-to-output skew
(L3_CLK0 to L3_CLK1)
L3 clock output-to-output skew
(L3_CLK[0:1] to
L3_ECHO_CLK[1,3])
Table
is considered to be the practical maximum in a typical system. The maximum L3_CLK frequency
for example core and L3 frequencies at various divisors.
Parameter
L3 Clock AC Specifications
10. Note that SYSCLK input jitter and L3_CLK[0:1] output jitter are already
MPC7457 RISC Microprocessor Hardware Specifications, Rev. 7
Table 10. L3_CLK Output AC Timing Specifications
Table
t
CHCL
t
t
Symbol
L3CSKW1
L3CSKW2
f
t
L3_CLK
L3_CLK
4.
/t
L3_CLK
Rev 1.2 (1.5-V I/O Mode)
Rev 1.1. (All I/O Modes)
Min
Device Revision (L3 I/O Voltage)
Typ
200
5.0
50
Figure
Max
100
100
7.
Table 10
Table
(1.8-, 2.5-V I/O Modes)
Min
10. Therefore, functional
provides the potential range of
Electrical and Thermal Characteristics
Rev 1.2
Typ
250
4.0
50
6
Max
100
100
MHz
Unit
ns
ps
ps
%
Notes
1
1
2
3
4
21

Related parts for KMC7457VG1267LC