MC68MH360ZP33L Freescale Semiconductor, MC68MH360ZP33L Datasheet - Page 540

IC MPU 32BIT QUICC 357-PBGA

MC68MH360ZP33L

Manufacturer Part Number
MC68MH360ZP33L
Description
IC MPU 32BIT QUICC 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360ZP33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68MH360ZP33L
Manufacturer:
MOTOLOLA
Quantity:
672
Part Number:
MC68MH360ZP33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68MH360ZP33LR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Serial Communication Controllers (SCCs)
Tx Data Buffer Pointer
7.10.20.14 BISYNC EVENT REGISTER (SCCE). The SCCE is called the BISYNC event
register when the SCC is operating as a BISYNC controller. It is a 16-bit register used to
report events recognized by the BISYNC channel and to generate interrupts. On recognition
of an event, the BISYNC controller will set the corresponding bit in the BISYNC event reg-
ister. Interrupts generated by this register may be masked in the BISYNC mask register.
The BISYNC event register is a memory-mapped register that may be read at any time. A
bit is reset by writing a one (writing a zero does not affect a bit’s value). More than one bit
may be reset at a time. All unmasked bits must be reset before the CP will negate the inter-
nal interrupt request signal. This register is cleared at reset.
Bits 15–13, 9, 8, 6, 5—Reserved
GLr—Glitch on Rx
GLt—Glitch on Tx
DCC—DPLL CS Changed
GRA—Graceful Stop Complete
7-216
15
The transmit buffer pointer, which always points to the first byte of the associated data
buffer, may be even or odd. The buffer may reside in either internal or external memory.
A clock glitch was detected by this SCC on the receive clock.
A clock glitch was detected by this SCC on the transmit clock.
The carrier sense status as generated by the DPLL has changed state. The real-time sta-
tus may be found in SCCS. This is not the CD pin status that is discussed elsewhere; it is
only valid when the DPLL is used.
A graceful stop, which was initiated by the GRACEFUL STOP TRANSMIT command, is
now complete. This bit is set as soon the transmitter has finished transmitting any mes-
14
13
GLr
12
GLt
11
Freescale Semiconductor, Inc.
For More Information On This Product,
DCC
10
MC68360 USER’S MANUAL
Go to: www.freescale.com
9
8
GRA
7
6
5
TXE
4
RCH
3
BSY
2
MOTOROLA
TX
1
RX
0

Related parts for MC68MH360ZP33L