MC68MH360ZP33L Freescale Semiconductor, MC68MH360ZP33L Datasheet - Page 620

IC MPU 32BIT QUICC 357-PBGA

MC68MH360ZP33L

Manufacturer Part Number
MC68MH360ZP33L
Description
IC MPU 32BIT QUICC 357-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360ZP33L

Processor Type
M683xx 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68MH360ZP33L
Manufacturer:
MOTOLOLA
Quantity:
672
Part Number:
MC68MH360ZP33L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68MH360ZP33L
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68MH360ZP33LR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Serial Management Controllers (SMCs)
Once the REN bit is set in SMCMR, the first time slot after frame sync causes the SMC
receiver to achieve synchronization. Data will begin to be received immediately, but only
during the defined receive time slots. The receiver will continue to receive data during its
defined time slots until the REN bit is cleared by the user. If the ENTER HUNT MODE com-
mand is executed, the receiver will lose synchronization, close the current buffer, and re-
synchronize to the first time slot after the frame sync.
Once the TEN bit is set in SMCMR, the SMC waits for the transmit FIFO to be loaded, before
attempting to achieve synchronization. Once the transmit FIFO is loaded, synchronization
and transmission begin on the first bit of the first time slot after the frame sync. Idles (ones)
are transmitted until data begins transmission.
If the SMC runs out of transmit buffers and a new transmit buffer is provided later, idles will
be transmitted during the gap between data buffers, and data transmission from the later
data buffer will begin at the beginning of an SMC time slot, but not necessarily the first time
slot after the frame sync. Thus, if the user wishes to maintain a certain bit alignment begin-
ning with the first time slot, the user should always make sure that at least one Tx BD is
always ready and that no underruns occur. Otherwise, the SMC transmitter should be dis-
abled and reenabled. See 7.11.5 Disabling the SMCs on the Fly for a description of how to
7-296
TDM Rx CLOCK
TDM Tx CLOCK
TDM Rx SYNC
TDM Tx SYNC
TDM Rx
TDM Tx
AFTER TEN IS SET,
TRANSMISSION
BEGINS HERE
Figure 7-79. Synchronization with the TSA
Freescale Semiconductor, Inc.
SMC1
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
IF SMC RUNS OUT OF TX BUFFERS AND NEW
ONES ARE PROVIDED LATER, TRANSMISSION
BEGINS AT THE BEGINNING OF EITHER TIME
SLOT
OR AFTER ENTER HUNT
AFTER REN IS SET
MODE COMMAND,
BEGINS HERE
RECEPTION
SMC1
SMC1
SMC1
MOTOROLA

Related parts for MC68MH360ZP33L