A25L040O-F AMIC, A25L040O-F Datasheet - Page 11

58T1309

A25L040O-F

Manufacturer Part Number
A25L040O-F
Description
58T1309
Manufacturer
AMIC
Datasheet

Specifications of A25L040O-F

Memory Type
Flash
Memory Size
4Mbit
Memory Configuration
4M X 1
Interface Type
Serial, SPI
Clock Frequency
100MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A25L040O-F
Manufacturer:
AMIC
Quantity:
20 000
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the
Status Register to be read. The Status Register may be read
at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in
progress, it is recommended to check the Write In Progress
(WIP) bit before sending a new instruction to the device. It is
also possible to read the Status Register continuously, as
shown in Figure 6.
Table 4. Status Register Format
The status and control bits of the Status Register are as
follows:
WIP bit. The Write In Progress (WIP) bit indicates whether
the memory is busy with a Write Status Register, Program or
Erase cycle. When set to 1, such a cycle is in progress, when
reset to 0 no such cycle is in progress.
Figure 6. Read Status Register (RDSR) Instruction Sequence and Data-Out Sequence
(October, 2010, Version 1.2)
Status Register
SRWD
Write Protect
b7
DIO
DO
C
S
b6
0
b5
0
0 1
High Impedance
BP2
b4
Block Protect Bits
Write Enable Latch Bit
2 3 4
Instruction
BP1
b3
BP0 WEL WIP
b2
Write In Progress Bit
5 6 7
b1
MSB
7
8
b0
Status Register Out
6
9
5
10
4
11 12 13 14 15
3
10
2
WEL bit. The Write Enable Latch (WEL) bit indicates the
status of the internal Write Enable Latch. When set to 1 the
internal Write Enable Latch is set, when set to 0 the internal
Write Enable Latch is reset and no Write Status Register,
Program or Erase instruction is accepted.
BP2, BP1, BP0 bits. The Block Protect (BP2, BP1, BP0) bits
are non-volatile. They define the size of the area to be
software protected against Program and Erase instructions.
These bits are written with the Write Status Register (WRSR)
instruction. When one or more of the Block Protect (BP2,
BP1, BP0) bits is set to 1, the relevant memory area (as
defined in Table 1.) becomes protected against Page
Program (PP), Sector Erase (SE), and Block Erase (BE)
instructions. The Block Protect (BP2, BP1, BP0) bits can be
written provided that the Hardware Protected mode has not
been set. The Chip Erase (CE) instruction is executed if, and
only if, all Block Protect (BP2, BP1, BP0) bits are 0.
SRWD bit. The Status Register Write Disable (SRWD) bit is
operated in conjunction with the Write Protect (
The Status Register Write Disable (SRWD) bit and Write
Protect (
Hardware Protected mode (when the Status Register Write
Disable (SRWD) bit is set to 1, and Write Protect (
driven Low). In this mode, the non-volatile bits of the Status
Register (SRWD, BP2, BP1, BP0) become read-only bits and
the Write Status Register (WRSR) instruction is no longer
accepted for execution.
1
0
MSB
W
7
) signal allow the device to be put in the
Status Register Out
6
5
4
3
AMIC Technology Corp.
2
1
0
A25L040 Series
7
W
) signal.
W
) is

Related parts for A25L040O-F