A25L040O-F AMIC, A25L040O-F Datasheet - Page 12

58T1309

A25L040O-F

Manufacturer Part Number
A25L040O-F
Description
58T1309
Manufacturer
AMIC
Datasheet

Specifications of A25L040O-F

Memory Type
Flash
Memory Size
4Mbit
Memory Configuration
4M X 1
Interface Type
Serial, SPI
Clock Frequency
100MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A25L040O-F
Manufacturer:
AMIC
Quantity:
20 000
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction allows new
values to be written to the Status Register. Before it can be
accepted, a Write Enable (WREN) instruction must
previously have been executed. After the Write Enable
(WREN) instruction has been decoded and executed, the
device sets the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is entered by
driving Chip Select (
code and the data byte on Serial Data Input (DIO).
The instruction sequence is shown in Figure 7. The Write
Status Register (WRSR) instruction has no effect on b6, b5,
b1 and b0 of the Status Register. b6 and b5 are always read
as 0.
Chip Select (
the data byte has been latched in. If not, the Write Status
Register (WRSR) instruction is not executed. As soon as
Chip Select (
Register cycle (whose duration is t
Figure 7. Write Status Register (WRSR) Instruction Sequence
(October, 2010, Version 1.2)
S
S
) must be driven High after the eighth bit of
) is driven High, the self-timed Write Status
S
) Low, followed by the instruction
DIO
DO
S
C
W
) is initiated. While the
0 1
High Impedance
2 3 4
Instruction
5 6 7
11
Write Status Register cycle is in progress, the Status
Register may still be read to check the value of the Write In
Progress (WIP) bit. The Write In Progress (WIP) bit is 1
during the self-timed Write Status Register cycle, and is 0
when it is completed. When the cycle is completed, the
Write Enable Latch (WEL) is reset.
The Write Status Register (WRSR) instruction allows the
user to change the values of the Block Protect (BP2, BP1,
BP0) bits, to define the size of the area that is to be treated
as read-only, as defined in Table 1. The Write Status
Register (WRSR) instruction also allows the user to set or
reset the Status Register Write Disable (SRWD) bit in
accordance with the Write Protect (
Register Write Disable (SRWD) bit and Write Protect (
signal allow the device to be put in the Hardware Protected
Mode (HPM). The Write Status Register (WRSR) instruction
is not executed once the Hardware Protected Mode (HPM)
is entered.
MSB
7
8
6
9
Register In
10
5
Status
11 12 13 14 15
4
3
2
1
AMIC Technology Corp.
0
A25L040 Series
W
) signal. The Status
W
)

Related parts for A25L040O-F