CY7C1412KV18-333BZXI Cypress Semiconductor, CY7C1412KV18-333BZXI Datasheet - Page 21

no-image

CY7C1412KV18-333BZXI

Manufacturer Part Number
CY7C1412KV18-333BZXI
Description
SRAM 36MB (2Mx18) 1.8v 333MHz QDR II SRAM
Manufacturer
Cypress Semiconductor
Datasheet

Specifications of CY7C1412KV18-333BZXI

Rohs
yes
Memory Size
36 MB
Organization
2 M x 18
Access Time
30 ns
Supply Voltage - Max
1.9 V
Supply Voltage - Min
1.7 V
Maximum Operating Current
750 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
FBGA-165
Factory Pack Quantity
136

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1412KV18-333BZXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Power Up Sequence in QDR II SRAM
QDR II SRAMs must be powered up and initialized in a
predefined manner to prevent undefined operations.
Power Up Sequence
Document Number: 001-57825 Rev. *F
Apply power and drive DOFF either HIGH or LOW (All other
inputs can be HIGH or LOW).
Provide stable DOFF (HIGH), power and clock (K, K) for 20 s
to lock the PLL.
Apply V
Apply V
Drive DOFF HIGH.
V
DD
/
DOFF
V
DD
DDQ
DDQ
before V
K
K
before V
DDQ
REF
.
or at the same time as V
Unstable Clock
Clock Start (Clock Starts after
V
DD
Figure 4. Power Up Waveforms
/
REF
V
DDQ
.
V
Stabl (< +/- 0.1V DC per 50ns )
DD
/
V
PLL Constraints
DDQ
PLL uses K clock as its synchronizing input. The input must
have low phase jitter, which is specified as t
The PLL functions at frequencies down to 120 MHz.
If the input clock is unstable and the PLL is enabled, then the
PLL may lock onto an incorrect frequency, causing unstable
SRAM behavior. To avoid this, provide 20 s of stable clock to
relock to the desired clock frequency.
Fix HIGH (or tie to V DDQ )
> 20μs Stable clock
Stable)
CY7C1412KV18, CY7C1414KV18
CY7C1425KV18
Start Normal
Operation
KC Var
Page 21 of 33
.

Related parts for CY7C1412KV18-333BZXI