S9S12HY64J0MLH Freescale Semiconductor, S9S12HY64J0MLH Datasheet - Page 365

MCU 64K FLASH AUTO 64-LQFP

S9S12HY64J0MLH

Manufacturer Part Number
S9S12HY64J0MLH
Description
MCU 64K FLASH AUTO 64-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S9S12HY64J0MLH

Core Processor
HCS12
Core Size
16-Bit
Speed
32MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LCD, Motor control PWM, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
64-LQFP
Controller Family/series
S12
No. Of I/o's
50
Ram Memory Size
4KB
Cpu Speed
64MHz
No. Of Timers
2
Rohs Compliant
Yes
Processor Series
S12HY
Core
HCS12
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
DEMO9S12HY64
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S12HY64J0MLH
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
10.3.1.1
Read and write anytime
This register contains the address the IIC bus will respond to when addressed as a slave; note that it is not
the address sent on the bus during the address transfer.
10.3.1.2
Read and write anytime
Freescale Semiconductor
Reserved
ADR[7:1]
IBC[7:0]
Reset
Reset
Field
Field
7:1
7:0
0
W
W
R
R
Module Base +0x0000
Module Base + 0x0001
ADR7
IBC7
Slave Address — Bit 1 to bit 7 contain the specific slave address to be used by the IIC bus module.The default
mode of IIC bus is slave mode for an address match on the bus.
Reserved — Bit 0 of the IBAD is reserved for future compatibility. This bit will always read 0.
I Bus Clock Rate 7:0 — This field is used to prescale the clock for bit rate selection. The bit clock generator is
implemented as a prescale divider — IBC7:6, prescaled shift register — IBC5:3 select the prescaler divider and
IBC2-0 select the shift register tap point. The IBC bits are decoded to give the tap and prescale values as shown
in
IIC Address Register (IBAD)
IIC Frequency Divider Register (IBFD)
0
0
7
7
Table
10-4.
= Unimplemented or Reserved
ADR6
IBC6
Figure 10-4. IIC Bus Frequency Divider Register (IBFD)
= Unimplemented or Reserved
0
0
6
6
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
Figure 10-3. IIC Bus Address Register (IBAD)
Table 10-2. IBAD Field Descriptions
Table 10-3. IBFD Field Descriptions
ADR5
IBC5
0
0
5
5
ADR4
IBC4
0
0
4
4
Description
Description
ADR3
IBC3
0
0
3
3
Inter-Integrated Circuit (IICV3) Block Description
ADR2
IBC2
0
0
2
2
ADR1
IBC1
0
0
1
1
IBC0
0
0
0
0
0
365

Related parts for S9S12HY64J0MLH