M306N4FGTFP Renesas Electronics America, M306N4FGTFP Datasheet - Page 409

IC M16C MCU FLASH 100QFP

M306N4FGTFP

Manufacturer Part Number
M306N4FGTFP
Description
IC M16C MCU FLASH 100QFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/6Nr
Datasheets

Specifications of M306N4FGTFP

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M306N4FGTFP
Manufacturer:
TI
Quantity:
3 001
Part Number:
M306N4FGTFP
Manufacturer:
RENESAS
Quantity:
36
Part Number:
M306N4FGTFP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M306N4FGTFP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
M306N4FGTFP#UKJ
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M306N4FGTFP#UKJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
2.30 Oct. 24, 2005
Rev.
Date
REVISION HISTORY
Page
100
120
131
132
145
146
163
189
193
194
208
209
210
211
213
224
229
247
252
254
255
256
258
261
86
89
96
10.5.8 Returning from an Interrupt Routine: Last sentence (Register bank ...) is added.
10.5.9 Interrupt Priority: First sentence (If two or more...) is revised.
10.5.10 Interrupt Priority Resolution Circuit: First sentence (The interrupt priority level ...)
Figure 10.11 IFSR1 Register (upper)
Table 12.1 DMAC Specifications: DMA transfer Cycles is added.
12.1.3 Effect of Software Wait: 3rd to 9th lines is moved from next section of 12.1.4.
Figure 13.12 TA0MR to TA4MR Registers in PWM Mode: b2 is revised from “1” to “(blank)”.
Figure 14.1 Three-Phase Motor Control Timer Function Block Diagram is revised.
Figure 14.2 INVC0 Register: NOTES 5 and 6 are revised.
Figure 15.5 U0BRG to U2BRG Registers (lower): NOTE 3 is added.
Figure 15.6 U0C0 to U2C0 Registers (lower): NOTE 5 is added.
Table 15.9 Example of Bit Rates and Settings: 24 MHz and NOTE 1 is added.
Figure 15.37 S3C Register (upper): NOTE 5 is added.
Figure 15.37 S3BRG Register (middle): NOTE 3 is added.
Table 16.1 A/D Converter Performance
Figure 16.1 A/D Converter Block Diagram
16.2.6 Output Impedance of Sensor under A/D Conversion
Figure 16.10 Analog Input Pin and External Sensor Equivalent Circuit
Figure 17.1 D/A Converter Block Diagram is revised.
Figure 17.2 DA0 and DA1 Registers: Setting Range is added.
Figure 17.3 D/A Converter Equivalent Circuit: NOTE 2 is added.
Figure 18.3 CRC Calculation: Details of CRC operation is revised.
Figure 19.11 C0TECR, C1TECR Registers (2nd register): NOTE 1 is added.
Table 19.2 Examples of Bit-rate: 24 MHz and NOTE 2 is added.
Figure 20.9 PUR1 Register (middle): Value of After Reset is revised.
Figure 21.1 Flash Memory Block Diagram is revised.
Figure 21.2 ROMCP Register is revised.
Table 21.3 EW0 Mode and EW1 Mode: NOTE 1 is revised.
21.3.2 EW1 Mode: Last sentence (When an erase/program ...) is added.
21.3.3.4 FMSTP Bit
Figure 21.7 Processing Before and After Low Power Dissipation Mode or On-chip Oscillator
Low Power Dissipation Mode
• IFSR17: NOTE 2 is added to Bit Name.
• NOTE 2 is revised.
• Performance of Integral Nonlinearity Error: “When AVCC = VREF = 3.3 V” is added.
• ADGSEL1 to ADGSEL0 (right/lower) is revised from “10b” to “11b”.
• 10th line: f(XIN) is revised to f(φAD).
• fAD is revised to φAD.
• 8th line: Procedure to change the FMSTP bit setting (1) to (4) are added.
• Title, First and second frames (left) and top of right: “on-chip oscillator low power
dissipation mode” is added.
is revised.
M16C/6N Group (M16C/6N4) Hardware Manual
C-9
Description
Summary

Related parts for M306N4FGTFP