LAN9311-NZW Standard Microsystems (SMSC), LAN9311-NZW Datasheet - Page 106

no-image

LAN9311-NZW

Manufacturer Part Number
LAN9311-NZW
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9311-NZW

Number Of Primary Switch Ports
2
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
No
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII
Power Supply Type
Analog
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311-NZW
Manufacturer:
Standard
Quantity:
2
Part Number:
LAN9311-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
8.5.3
SWITCH_CSR_DATA
AFTER READING...
VPHY_AN_EXP
RX Status FIFO
TX Status FIFO
RX Data FIFO
RX_DROP
Special Restrictions on Back-to-Back Read Cycles
There are also restrictions on specific back-to-back host read operations. These restrictions concern
reading specific registers after reading a resource that has side effects. In many cases there is a delay
between reading the LAN9311/LAN9311i, and the subsequent indication of the expected change in the
control and status register values.
In order to prevent the host from reading stale data on back-to-back reads, minimum wait periods have
been established. These periods are specified in
specified period of time between read operations of specific combinations of resources. The wait period
is dependant upon the combination of registers being read.
Performing “dummy” reads of the
to guarantee that the minimum wait time restriction is met.
dummy reads that are required for back-to-back read operations. The number of BYTE_TEST reads
in this table is based on the minimum timing for T
the number of reads may be reduced as long as the total time is equal to, or greater than the time
specified in the table. Dummy reads of the BYTE_TEST register are not required as long as the
minimum time period is met.
Note 8.1
This timing applies only to the auto-increment and auto-decrement modes of Switch Fabric
CSR register access.
WAIT FOR THIS MANY
NANOSECONDS...
Table 8.2 Read After Read Timing Rules
135
135
135
180
45
45
Byte Order Test Register (BYTE_TEST)
DATASHEET
(ASSUMING T
106
OR PERFORM THIS MANY
READS OF BYTE_TEST…
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Table
cyc
(45ns). For microprocessors with slower busses
8.2. The host processor is required to wait the
4
1
1
3
3
3
CYC
Table 8.2
OF 45NS)
below also shows the number of
register is a convenient way
BEFORE READING...
SWITCH_CSR_CMD
SMSC LAN9311/LAN9311i
VPHY_AN_EXP
RX_FIFO_INF
RX_FIFO_INF
TX_FIFO_INF
RX_DROP
Note 8.1
Datasheet

Related parts for LAN9311-NZW