MC9S12XDP512CAL Freescale, MC9S12XDP512CAL Datasheet - Page 1196

MC9S12XDP512CAL

Manufacturer Part Number
MC9S12XDP512CAL
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDP512CAL

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
91
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
2(16-chx10-bit)
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
112
Package Type
LQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
1 928
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCA
Quantity:
2 246
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Part Number:
MC9S12XDP512CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Chapter 29 128 Kbyte Flash Module (S12XFTX128K1V1)
MRDS bits are readable and writable while all remaining bits read 0 and are not writable in normal mode.
29.3.2.4
The FCNFG register enables the Flash interrupts and gates the security backdoor writes.
CBEIE, CCIE and KEYACC bits are readable and writable while all remaining bits read 0 and are not
writable in normal mode. KEYACC is only writable if KEYEN (see
Register (FSEC)”
1198
MRDS[1:0]
Reset
Reset
Field
6:5
W
W
R
R
CBEIE
Margin Read Setting — The MRDS[1:0] bits are used to set the sense-amp margin level for reads of the Flash
array as shown in
Flash Configuration Register (FCNFG)
0
0
0
7
7
is set to the enabled state.
= Unimplemented or Reserved
= Unimplemented or Reserved
CCIE
0
0
6
6
1 Flash array reads will be sensitive to program margin.
2 Flash array reads will be sensitive to erase margin.
Figure 29-7. Flash Configuration Register (FCNFG)
Figure 29-6. Flash Test Mode Register (FTSTMOD)
Table
MRDS
MRDS[1:0]
Table 29-7. FTSTMOD Margin Read Settings
Table 29-6. FTSTMOD Field Descriptions
29-7.
00
01
10
11
KEYACC
MC9S12XDP512 Data Sheet, Rev. 2.21
0
0
5
5
Undefined
Undefined
0
0
4
4
Margin Read Setting
Description
Program Margin
Erase Margin
Normal
Normal
0
0
0
0
3
3
2
1
Section 29.3.2.2, “Flash Security
0
0
0
0
2
2
Freescale Semiconductor
0
0
0
0
1
1
0
0
0
0
0
0

Related parts for MC9S12XDP512CAL